# **SERVICE MANUAL FOR**





BY: ZX Xiao

Repair Technology Research Department /EDVD

Jun.2005 / R01



## Contents

| 1. Hardware Engineering Specification             | 4  |
|---------------------------------------------------|----|
| 1.1 Introduction                                  | 4  |
| 1.2 System Hardware Parts                         | 7  |
| 1.3 Other Functions                               |    |
| 1.4 Power Management                              |    |
| 1.5 Appendix 1 : Intel ICH6-M GPIO Definitions    | 42 |
| 1.6 Appendix 2 : W83L950D KBC Pins Definitions    |    |
| 1.7 Appendix 3 : 8050QMA Product Spec             | 46 |
| 2. System View and Disassembly                    | 49 |
| 2.1 System View                                   | 49 |
| 2.2 Tools Introduction                            | 52 |
| 2.3 System Disassembly                            |    |
| 3. Definition & Location of Connectors / Switches | 74 |
| 3.1 Mother Board (Side A)                         | 74 |
| 3.2 Mother Board (Side B)                         | 75 |
| 4. Definition & Location of Major Components      | 76 |
| 4.1 Mother Board (Side A)                         | 76 |
| 4.2 Mother Board (Side B)                         | 77 |

## Contents

| 5. Pin Description of Major Component                                     | 78    |
|---------------------------------------------------------------------------|-------|
| 5.1 Intel 915PM North Bridge                                              | 78    |
| 5.2 Intel ICH6-M South Bridge                                             |       |
| 6. System Block Diagram                                                   | 98    |
|                                                                           |       |
| 7. Maintenance Diagnostics                                                | 99    |
| 7.1 Introduction                                                          | 00    |
| 7.2 Maintenance Diagnostics                                               | 100   |
| <ul> <li>7.2 Maintenance Diagnostics.</li> <li>7.3 Error Codes</li> </ul> | 101   |
| 8. Trouble Shooting                                                       | 103   |
| 8.1 No Power                                                              | · 105 |
| 8.2 No Display                                                            | 112   |
| 8.3 VGA Controller Failure LCD No Display                                 |       |
| 8.4 External Monitor No Display                                           | -     |
| 8.5 Memory Test Error                                                     |       |
| 8.6 Keyboard (K/B) Touch-Pad (T/P) Test Error                             | -     |
| 8.7 Hard Drive Test Error                                                 |       |
| 8.8 CD-ROM Drive Test Error                                               |       |
| 8.9 USB Port Test Error                                                   | · 127 |
| 8.10 Audio Failure                                                        |       |
| 8.11 LAN Test Error                                                       |       |

## Contents

| 8.12 PC Card Socket Failure |  |
|-----------------------------|--|
| 9. Spare Parts List         |  |
| 10. Reference Material      |  |
|                             |  |

## **1. Hardware Engineering Specification**

## **1.1 Introduction**

## **1.1.1 General Description**

This document describes the brief introduction for MiTAC 8050QMA portable notebook computer system. , stable

## **1.1.2 System Overview**

The MiTAC 8050Q model is designed for Intel Dothan processor with 533MHz FSB with Micro-FCPGA package.

This system is based on PCI architecture and is fully compatible with IBM PC/AT specification, which has standard hardware peripheral interface. The power management complies with Advanced Configuration and Power Interface. It also provides easy configuration through CMOS setup, which is built in system BIOS software and can be pop-up by pressing F2 key at system start up or warm reset. System also provides icon LEDs to display system status, such as AC Power indicator, Battery Power indicator, Battery status indicator, HDD, CD-ROM, NUM LOCK, CAP LOCK, SCROLL LOCK, Wireless on/off Card Reader Accessing. It also equipped with LAN, 56K Fax MODEM, 4 USB port, S-Video and audio line in/out, external microphone function.

The memory subsystem supports DDR or DDR2 SDRAM channels (64-bits wide).

The 915PM MCH Host Memory Controller integrates a high performance host interface for Intel Dothan processor, a high performance PCI Express interface, a high performance memory controller and Direct Media Interface

(DMI) connecting with Intel ICH6-M.

The Intel ICH6-M integrates three Universal Serial Bus 2.0 Host Controllers Interface (UHCI), the Audio Controller with AC97 interface, the Ethernet includes a 32-bit PCI controller, the IDE Master/Slave controllers, the SATA controller and Direct Media Interface technology.

The Realtek RTL8100CL is a highly integrated, cost-effective single-chip Fast Ethernet controller that provides 32bit performance, PCI bus master capability, and full compliance with IEEE 802.3u 100Base-T specifications and IEEE 802.3x Full Duplex Flow Control. It also supports the Advanced Configuration Power management Interface (ACPI).

The VT6301S is a single chip PCI Host Controller for IEEE 1394-1995 Release 1.0 and IEEE 1394a P2000. It implements the Link and PHY layers for IEEE 1394-1995 High Performance Serial Bus specification release 1.0 and 1394a P2000. It is compliant with 1394 Open HCI 1.0 and 1.1 with DMA engine support for high performance data transfer via a 32-bit bus master PCI host bus interface. The VT6301S supports 100, 200 and 400 Mbit/sec transmission via an integrated 1-port PHY. The VT6301S services two types of data packets: asynchronous and isochronous (real time). The 1394 link core performs arbitration requesting, packet generation and checking, and bus cycle master operations. It also has root node capability and performs retry operations.

The ENE CB712 CardBus/Media Reader controller functions as a single slot PCI to Cardbus bridge and also PCI interface MS/SD/MMC flash card reader. The CB712 provide one Cardbus slot and all reader interface may operate simultaneously.

The W83L950D is a high performance microcontroller on-chip supporting functions optimized for embedded control. These include ROM, RAM, four types of timers, a serial communication interface, optional I<sup>2</sup>C bus interface, host interface, A/D converter, D/A converter, I/O ports and other functions needed in control system

configurations, so that compact, high performance systems can be implemented easily.

A full set of software drivers and utilities are available to allow advanced operating systems such as Windows ME, Windows 2000 and Windows XP to take full advantage of the hardware capabilities. Features such as bus mastering IDE, Plug and Play, Advanced Power Management (APM) with application restart, software-controlled power shutdown.

Following chapters will have more detail description for each individual sub-systems and functions.

.cn individual sub-sy.

## **1.2 System Hardware Parts**

| СРИ                  | Intel® Pentium® M Processor (Dothan) 90nm, 2M L2, 533 MHz FSB<br>Intel® Celeron® M processor, 90nm, 512K L2, 400 MHz FSB                                  |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Core logic           | Intel 915PM + ICH6-M chipset                                                                                                                              |  |  |
| System BIOS          | SST49LF004A                                                                                                                                               |  |  |
| Memory               | 0MB DDR2-SDRAM on Board<br>Expandable with combination of optional 128MB/256MB/512MB/1GB(P) memory<br>Two 200-pin <b>DDR2 400/533</b> SDRAM Memory Module |  |  |
| VGA Control          | Type I MXM Interface (max 25W) with 8 cells Vram<br>Priority at launch: NV44M + 32MB discrete Vram + Turbo Memory                                         |  |  |
| Clock Generator      | ICS 954226                                                                                                                                                |  |  |
| IEEE1394             | VT6301S                                                                                                                                                   |  |  |
| LAN                  | RTL8100CL                                                                                                                                                 |  |  |
| PCMCIA + 4 IN 1 CARD | ENE CB712                                                                                                                                                 |  |  |
| Audio System         | AC97 CODEC: Advance Logic, Inc, ALC655<br>Power Amplifier: TI TPA0212                                                                                     |  |  |
| Modem                | AC97 Link: MDC (Mobile Daughter Card) Askey: V1456VQL-P1(INT)                                                                                             |  |  |
|                      |                                                                                                                                                           |  |  |

## **1.2.1 Intel Dothan Processors in Micro-FCBGA Package**

Intel Dothan Processors with 479 pins Micro-FCBGA package.

It will be manufactured on Intel's advanced 90 nanometer process technology with copper interconnect. It's features include Intel Architecture with Dynamic Execution, On-die primary 32-kB instruction cache and 32-kB write-back data cache, on-die 2-MB second level cache with advanced Transfer Cache Architecture, Data Prefetch Logic, Streaming SIMD Extensions 2 (SSE2), 533-MHz FSB.

The Streaming SIMD Extensions 2 (SSE2) enable break-through levels of performance in multimedia applications including 3-D graphics, video decoding/encoding, and speech recognition.

Use Source-Synchronous Transfer (SST) of address and data to improve performance by transferring data four times per bus clock.

Support Enhanced Intel SpeedStep technology, which enables real-time dynamic switching of the voltage and frequency between two performance modes.

## **1.2.2 Clock Generator**

System frequency synthesizer: ICS954226 is a CK410M Compliant clock synthesizer. It provides a single-chip solution for mobile systems built with Intel P4-M processors and Intel mobile chipsets. It is driven with a 14.318MHz crystal and generates CPU outputs up to 400MHz. It provides the tight ppm accuracy required by Serial ATA and PCI-Express.

- Supports tight ppm accuracy clocks for Serial-ATA and SRC.
- Supports spread spectrum modulation, 0 to -0.5% down spread.
- Uses external 14.318MHz crystal, external crystal load caps are required for frequency tuning.
- Supports undriven differential CPU, SRC pair in PD# for power management.

## **1.2.3 The Mobile Intel 915PM Express Chipset**

The Mobile Intel 915PM Express Chipset integras a memory controller hub (MCH) designed for use with the Dothan, Yonah and Intel Celeron M Processor. It is PCI Express based Graphics.

The 915PM MCH integrates a system memory DDR/DDR2 controller with two, 64-bit wide interfaces. Only Double Data Rate (DDR/DDR2) memory is supported; the buffers support DDR SSTL\_2 and DDR2 SSTL\_18 signaling interfaces. The memory controller interface is fully configurable through a set of control registers. It integras a high performance transition interface PCI Express Interface. PCI Express operates at a data rate of 2.5 for 8050QMA project. GB/s. This allows a maximum theoretical bandwidth of 40 GB/s each direction. The 915PM MCH integrates Direct media interface (DMI) chip-to-chip interconnect between the MCH and ICH6-M. DMI supports DMI x2 and DMI x4 configuration.

#### **Features:**

#### Processor/FSB Support

- Intel<sup>®</sup> Dothan processor
- AGTL+ bus driver technology with integrated GTL termination resistors (gated AGTL+ receivers for reduced power)
- Supports 32-bit AGTL+ host bus addressing
- Supports system bus at 533MT/s (533 MHz) and 400MT/s (400 MHz)
- 2X Address, 4X data
- • Host bus dynamic bus inversion HDINV support
- 12 deep, in-order queue
- Memory System
  - Directly supports to two DDR or DDR2 SDRAM channels, 64-bts wide.
  - Supports SO-DIMMs of the same type (e.g., all DDR or all DDR2), not mixed.
  - Maximum of two, double-sided unbuffered SO-DIMMs (4 rows populated)
  - Minimum amount of memory supported is 128 MB (16 MB x 16-b x 4 devices x 1 rows = 128 MB) using 256-MB technology
  - Maximum amount of memory supported is 2 GB using 1-GB technology.

- 256-MB, 512-MB and 1-GB technology using x8 and x16 devices.
- Three memory channel organizations are supported for DDR / DDR2 :
  - Single channel
  - Dual channel interleaved
  - Dual channel asymmetric
- Supports DDR 333 devices and DDR2 400 /533 devices
  - Supports on-die termination (ODT) for DDR2
- Supports Fast Chip Select mode
- Supports partial write to memory using Data Mask signal (DM)
- Supports high-density memory package for DDR or DDR2 type devices
- PCI Express Interface
  - One x16 (16 lanes) PCI Express port intended for graphics attach
  - Maximum theoretical realized bandwidth on interface of 4 GB/s in each direction simultaneously, for an average of 8 GB/s when x16
  - Automatic discovery, negotiation and training of link out of reset
  - Supports traditional PCI style traffic (asynchronous snooped, PCI ordering)

- Supports only 1.5-V AGP electrics
- 32 deep AGP request queue
- Hierarchical PCI-compliant configuration mechanism for downstream devices
- Direct Media Interface (DMI)
  - - Chip-to-chip interconnect between the GMCH and ICH6-M
  - DMI x2 and DMI x4 configuration supported
  - Bit swapping is supported
  - Lane reversal is not supported

## 1.2.4 I/O Controller Hub : Intel ICH6-M

The ICH6 provides extensive I/O support. Functions and capabilities include:

- PCI Express Base Specification, Revision 1.0a-compliant
- PCI Local Bus Specification, Revision 2.3-compliant with support for 33 MHz PCI operations(supports up to seven Req/Gnt pairs)
- ACPI Power Management Logic Support
- Enhanced DMA controller, interrupt controller and timer functions

- Integrated Serial ATA host controller with independent DMA operation on two ports and AHCI support
- Integrated IDE controller supports Ultra ATA100/66/33
- USB host interface with support for three USB ports; three UHCI host controllers; one EHCI high-speed USB2.0 Host controller
- Integrated LAN controller
- System Management Bus (SMBus) Specification, Version 2.0 with additional support for I<sup>2</sup>C devices
- Supports Audio Codec '97, Revision 2.3 Specification (a.k.a., AC '97 Component Specification, Revision 2.3) which provides a link for Audio and Telephony codecs (up to 7 channels)
- Supports Intel High Definition Audio
- Low Pin Count (LPC) interface
- Firmware Hub (FWH) interface support

## **1.2.5 CardBus: CB712**

#### **Features:**

- 3.3V operation with 5V tolerant
- LFBGA 169-ball package

Pin out Compatible with CB1410

- PCI Interface
  - Compliant with PCI Local Bus Specification Revision 2.3
  - Compliant with PCI Bus Power Management Interface Specification Revision 1.1
  - Compliant with PCI Mobile Design Guide Version 1.1
  - Compliant with Advanced Configuration and Power Interface Specification Revision 1.0
- CardBus Interface
  - Compliant with PC Card Standard 8.0
  - Support Standardized Zoomed Video Register Model
  - Support SPKROUT CAUDIO and RIOUT#
- Secure Digital Interface
  - Compliant with SD Host Controller Standard Specification Version 1.0
  - Support SD Suspend/Resume Functionality
  - Support DMA Mode to Minimize CPU Overhead
  - Support High Speed with the SD Clock Frequency Up to 50Mhz
  - Contain two 512-byte buffer to maximize the transfer speed
  - Support Traffic LED Light
  - Support Over Current Protection

- Memory Stick Interface
  - Compliant with Memory Stick PRO Format Specification Version 1.0
  - Support 4-bit Parallel Data Transfer Mode
  - Memory Stick Clock Frequency Up to 40Mhz
  - - Support DMA Mode to Minimize CPU Overhead
  - Support Traffic LED Light
  - Support Over Current Protection
- Interrupt Configuration
  - Support Parallel PCI Interrupts
  - Support Parallel IRQ and Parallel PCI Interrupts
  - Support Serialized IRQ and Parallel PCI Interrupts
  - Support Serialized IRQ and PCI Interrupts
- Power Management Control Logic
  - Support CLKRUN# protocol
  - Support SUSPEND#
  - Support PCI PME# from D3, D2, D1 and D0
  - Support PCI PME# from D3cold
- Support Zoomed Video port

• Support parallel 4-wire power switch interface

#### 1.2.6 AC'97 Audio System: Advance Logic, Inc, ALC655

The ALC655 is a 16-bit, full duplex AC'97 2.3 compatible six channels audio CODEC designed for PC multimedia systems, including host/soft audio and AMR/CNR based designs. The ALC655 incorporates proprietary converter technology to meet performance requirements on PC99/2001 systems. The ALC655 CODEC provides three pairs of stereo outputs with 5-Bitvolume controls, a mono output, and multiple stereo and mono inputs, along with flexible mixing, gain and mute functions to provide a complete integrated audio solution for PCs. The digital interface circuitry of the ALC655 CODEC operates from a 3.3V power supply for use in notebook and PC applications. The ALC655 integrates 50mW/200hm headset audio amplifiers at

Front-Out and Surr-Out, built-in 14.318M 24.576MHz PLL and PCBEEP generator, those can save BOM costs. The ALC655 also supports the S/PDIF input and output function, which can offer easy connection of PCs to consumer electronic products, such as AC3 decoder/speaker and mini disk devices. ALC655 supports host/soft audio from Intel ICH6 chipsets as well as audio controller based VIA/SIS/ALI/AMD/nVIDIA/ATI chipset. Bundled Windows series drivers (WinXP/ME/2000/98/NT), EAX/

Direct Sound 3D/ I3DL2/ A3D compatible sound effect utilities (supporting Karaoke, 26-kind of environment sound emulation,10-band equalizer), HRTF 3D positional audio and Sensaura<sup>™</sup> 3D (optional) provide an excellent entertainment package and game experience for PC users. Besides, ALC655 includes Realtek's impedance sensing techniques that makes device load on outputs and inputs can be detected.

- Meets performance requirements for audio on PC99/2001 systems
- Meets Microsoft WHQL/WLP 2.0 audio requirements
- 16-bit Stereo full-duplex CODEC with 48KHz sampling rate
- Compliant with AC'97 2.3 specifications
- - 14.318MHz- 24.576MHz PLL to save crystal
  - 12.288MHz BITCLK input can be consumed
  - Integrated PCBEEP generator to save buzzer
  - Interrupt capability
- Three analog line-level stereo inputs with 5-bit volume control: LINE\_IN, CD, AUX
- High quality differential CD input
- Two analog line-level mono input: PCBEEP, PHONE-IN
- Two software selectable MIC inputs applications (software selectable)
- Boost preamplifier for MIC input 50mW/20 amplifier
- External Amplifier Power Down (EAPD) capability
- Power management and enhanced power saving features

- Stereo MIC record for AEC/BF application
- Supports Power Off CD function
- Adjustable VREFOUT control Supports double sampling rate (96KHz) of DVD audio playback
- Support 48KHz of S/PDIF output is compliant with AC'97 rev2.3 specification
- Power support: Digital: 3.3V; Analog: 3.3V/5V

#### 1.2.7 MDC: Pctel Modem Daughter Card PCT2303W (Askey V1456VQL-P1)

The PCT2303W chipset is designed to meet the demand of this emerging worldwide AMR/MDC market. The combination of PC-TEL's well proven PCT2303W chipset and the HSP56TM MR software modem driver allows systems manufactures to implement modem functions in PCs at a lower bill of materials (BOM) while maintaining higher system performance.

PC-TEL has streamlined the traditional modem into the Host Signal Processing (HSP) solution. Operating with the Pentium class processors, HSP becomes part of the host computer's system software. It requires less power to operate and less physical space than standard modem solutions. PC-TEL's HSP modem is an easily integrated, cost-effective communications solution that is flexible enough to carry you into the future.

The PCT2303W chip set is an integrated direct access arrangement (DAA) and Codec that provides a programmable line interface to meet international telephone line requirements. The PCT2303W chip set is available in two 16-pin

small outline packages (AC'97 interface on PCT303A and phone-line interface on PCT303W). The chip set eliminates the need for an AFE, an isolation transformer, relays, opto-isolators, and 2-to 4-wire hybrid. The

PCT2303W chip set dramatically reduces the number of discrete components and cost required to achieve compliance with international regulatory requirements. The PCT2303W complies with AC'97 Interface specification Rev. 2.1.

The chip set is fully programmable to meet world-wide telephone line interface requirements including those described by CTR21, NET4, JATE, FCC, and various country-specific PTT specifications. The programmable parameters of the PCT2303W chip set include AC termination, DC termination, ringer impedance, and ringer threshold. The PCT2303W chip set has been designed to meet stringent world-wide requirements for out-of-band energy, billing-tone immunity, lightning surges, and safety requirements.

#### **Features:**

Virtual com port with a DTE throughout up to 460.8Kbps.

G3 Fax compatible

Auto dial and auto answer

Ring detection

#### Codec/DAA Features

- AC97 2.1 compliant
- 86dB dynamic range TX/RX paths

- 2-4-wire hybrid
- Integrated ring detector
- High voltage isolation of 4000V
- Support for "Caller ID"
- standby Low profile SOIC package 16 pins 10x3x1.55mm Low power consumption

- 10mA @ 3.3V operation
- 1mA @ 3.3V power down
- Integrated modem codec

#### Standard Features

• Data

- ITU-T V.90 (56Kbps), V.34 (4.8Kbps TO 33.6 Kbps), V.32 bis (4.8Kbps to 14.4Kbps), V.22 bis (1.2 bps to 2.4 Kbps), V.21 and Bell 103 and 212A(300 to 1200 bps) modulation protocol
- Data Compression ITU-T V.42bis MNP Class 5
- Error Correction ITU-T V.42 LAPM MNP 2-4
- Fax
  - ITU-T V. 17, V.29, V.27ter, V.21, Channel 2, Group 3, EIA Class I





## 1.2.8 IEEE1394 VT6301S

#### **1.2.8.1 Overview**

The VT6301S IEEE 1394 OHCI Host Controller provides high performance serial connectivity. It implements the Link and Phy layers for IEEE 1394-1995 High Performance Serial Bus specification release 1.0 and 1394a-2000. It is compliant with 1394 Open HCI 1.0 and 1.1 with DMA engine support for high performance data transfer via a 32-bit bus master PCI host bus interface. The VT6301S supports 100, 200 and 400 Mbit/sec transmission via an integrated 1-port PHY. The VT6301S services two types of data packets: asynchronous and isochronous (real time). The 1394 link core performs arbitration requesting, packet generation and checking, and bus cycle master operations. It also has root node capability and performs retry operations. The VT6301S is ready to provide industry-standard IEEE 1394 peripheral connections for desktop and mobile PC platforms. Support for the VT6301S is built into Microsoft Windows 98, Windows ME, Windows 2000 and Windows XP

#### 1.2.8.2 Features

- 32 bit CRC generator and checker for receive and transmit data
- On-chip isochronous and asynchronous receive and transmit FIFOs for packets (2K for general receive plus 2K for isochronous transmit plus 2K for asynchronous transmit)
- 8 isochronous transmit contexts
- 4 isochronous receive contexts

- 3-deep physical post-write queue
- 2-deep physical response queue
- Dual buffer mode enhancements
- Skip Processing enhancements
- Block Read Request handling
- Ack tardy processing

# **1.2.9 System Flash Memory (BIOS)**

- Firmware Hub for Intel® 810, 810E, 815, 815E,815EP, 820, 840, 850 Chipsets
- Flexible Erase Capability
  - Uniform 4 KByte Sectors
  - Uniform 16 KByte overlay blocks for SST49LF002A
  - Uniform 64 KByte overlay blocks for SST49LF004A
  - Top boot block protection
  - 16 KByte for SST49LF002A
  - 64 KByte for SST49LF004A

- Chip-Erase for PP Mode
- Single 3.0-3.6V Read and Write Operations
- Superior Reliability
- Firmware Hub Hardware Interface Mode Supports Intel High Definition Audio
  - 5-signal communication interface supporting byte Read and Write
  - 33 MHz clock frequency operation
  - WP# and TBL# pins provide hardware write protect for entire chip and/or top Boot Block
  - Block Locking Register for all blocks
  - Standard SDP Command Set
  - Data# Polling and Toggle Bit for End-of-Write detection
  - 5 GPI pins for system design flexibility
  - 4 ID pins for multi-chip selection

#### 1.2.10 Memory System

#### 1.2.10.1 256MB, 512MB, 1GB (x64) 200-Pin DDR2 SDRAM SODIMMs

- JEDEC-standard 200-pin, small-outline, dual in-line memory module (SODIMM)
- VDD=+1.8V±0.1V, VDDQ=+1.8V±0.1V

- JEDEC standard 1.8V I/O (SSTL\_18-compatible)
- Differential data strobe (DQS,DQS#) option
- Four-bit prefetch architecture
- Differential clock input (CK,CK#)
- Command entered on each rising CK edge
- DQS edge-aligned with data for Reads
- DQS center-aligned with data for Writes
- Duplicate output strobe (RDQS) option for x8 configuration
- DLL to align DQ and DQS transitions with CK
- Four internal banks for concurrent operation
- Data mask (DM) for masking write data
- Programmable CAS Latency (CL) : 2,3,4 and 5
- Posted CAS additive latency (AL) : 0,1,2,3 and 4
- Write latency = Read latency  $1^{t}CK$

- Programmable burst lengths : 4 or 8
- Read burst interrupt supported by another READ
- Write burst interrupt supported by another WRITE
- Adjustable data output drive strength
- • Concurrent auto precharge option is supported
- Auto Refresh (CBS) and Self Refresh Mode
- 64ms, 8,192-cycle refresh
- Off-chip drive (OCD) impedance calibration
- On-die termination (ODT)

## 1.2.11 LAN PHY: RTL8100C(L)

#### General

The Realtek RTL8100C(L) is a highly integrated, cost-effective single-chip Fast Ethernet controller that provides 32bit performance, PCI bus master capability, and full compliance with IEEE 802.3u 100Base-T specifications and IEEE 802.3x Full Duplex Flow Control. It also supports the Advanced Configuration Power management Interface (ACPI), PCI power management for modern operating systems that are capable of Operating System Directed Power

Management (OSPM) to achieve the most efficient power management possible. The RTL8100C(L) does not support CardBus mode as the RTL8139C does. In addition to the ACPI feature, the RTL8100C(L) also supports remote wake-up (including AMD Magic Packet, LinkChg, and Microsoft® wake-up frame) in both ACPI and APM environments. The RTL8100C(L) is capable of performing an internal reset through the application of auxiliary power. When auxiliary power is applied and the main power remains off, the RTL8100C(L) is ready and waiting for the Magic Packet or Link Change to wake the system up. Also, the LWAKE pin provides 4 different output signals including active high, active low, positive pulse, and negative pulse. The versatility of the RTL8100C(L) LWAKE pin provides motherboards with Wake-On-LAN (WOL) functionality. The RTL8100C(L) also supports Analog Auto-Power-down, that is, the analog part of the RTL8100C(L) can be shut down temporarily according to user requirements or when the RTL8100C(L) is in a power down state with the wakeup function disabled. In addition, when the analog part is shut down and the IsolateB pin is low (i.e. the main power is off), then both the analog and digital parts stop functioning and the power consumption of the RTL8100C(L) will be negligible. The RTL8100C(L) also supports an auxiliary power auto-detect function and will auto-configure related bits of their own PCI power management registers in PCI configuration space.

- 128 pin QFP/LQFP
- Integrated Fast Ethernet MAC, Physical chip and transceiver in one chip
- 10 Mb/s and 100 Mb/s operation
- Supports 10 Mb/s and 100 Mb/s N-way Auto-negotiation operation
- PCI local bus single-chip Fast Ethernet controller
  - 1. Compliant to PCI Revision 2.2

- 2. Supports PCI clock 16.75MHz-40MHz
- 3. Supports PCI target fast back-to-back transaction
- 4. Provides PCI bus master data transfers and PCI memory space or I/O space mapped data transfers of RTL8100C(L)'s operational registers
- 5. Supports PCI VPD (Vital Product Data)
- 6. Supports ACPI, PCI power management
- Supports 25MHz crystal or 25MHz OSC as the internal clock source. The frequency deviation of either crystal or OSC must be within 50 PPM.
- Compliant to PC99/PC2001 standard
- Supports Wake-On-LAN function and remote wake-up (Magic Packet\*, LinkChg and Microsoft® wake-up frame)
- Supports 4 Wake-On-LAN (WOL) signals (active high, active low, positive pulse and negative pulse)
- Supports auxiliary power-on internal reset, to be ready for remote wake-up when main power still remains off
- Supports auxiliary power auto-detect, and sets the related capability of power management registers in PCI configuration space
- Includes a programmable, PCI burst size and early Tx/Rx threshold
- Supports a 32-bit general-purpose timer with the external PCI clock as clock source, to generate timer-interrupt
- Contains two large (2Kbyte) independent receive and transmit FIFOs

- Advanced power saving mode when LAN function or wakeup function is not used
- Uses 93C46 (64\*16-bit EEPROM) to store resource configuration, ID parameter and VPD data
- Supports LED pins for various network activity indications
- Supports loop back capability
- Half/Full duplex capability
- Supports Full Duplex Flow Control (IEEE 802.3x)

# 1.2.12 Keyboard System: Winbond W83L950D

The Winbond Keyboard controller architecture consists of a Turbo 51 core controller surrounded by various registers, nine general purpose I/O port, 2k+256 bytes of RAM, four timer/counters, dual serial ports, 40K MTP-ROM that is divided into four banks, two SMBus interface for master and slave, Support 4 PWM channels, 2 D-A and 8 A-D converters.

- 8051 uC based
- Keyboard Controller Embedded Controller
- Supply embedded programmable flash memory (internal ROM size: 40KB) and RAM size is 2 KB
- Support 4 Timer (8 bit) signal with 3 prescalers

- Support 2 PWM channels, 2 D-A and 8 A-D converters
- Reduce Firmware burden by Hardware PS/2 decoding
- Support 72 useful GPIOs totally
- Support Flash utility for on board re-flash
- Support ACPI
- ..nable • Hardware fast Gate A20 with software programmable

#### **1.2.13 Hard Disk Drive**

#### **IDE HDD**

The ICH6 IDE controller features one set of interface signals that can be enabled, tri-stated or driven low. The IDE interfaces of the ICH6 can support several types of data transfers:

- Programmed I/O (PIO): processor is in control of the data transfer
- 8237 style DMA: DMA protocol that resembles the DMA on the ISA bus, although it does not use the 8237 in the ICH6. This protocol off loads the processor from moving data. This allows higher transfer rate of up to 16MB/s

• Ultra ATA/33/66/100: DMA protocol that redefines signals on the IDE cable to allow both host and target throttling of data and transfer rates of up to 33/66/100 MB/s



## **1.3 Other Functions**

## **1.3.1 Hot Key Function**

| Keys<br>Combination | Feature                    | Meaning                                                                                        |
|---------------------|----------------------------|------------------------------------------------------------------------------------------------|
| Fn + F1             | Power down                 | Mini PCI power down                                                                            |
| Fn + F2             | Reserve                    |                                                                                                |
| Fn + F3             | Volume Down                |                                                                                                |
| Fn + F4             | Volume Up                  |                                                                                                |
| Fn + F5             | LCD/external CRT switching | Rotate display mode in LCD only, CRT only, and simultaneously display.                         |
| Fn + F6             | Brightness down            | Decreases the LCD brightness                                                                   |
| Fn + F7             | Brightness up              | Increases the LCD brightness                                                                   |
| Fn + F10            | Battery Low Beep           | On/Off Battery Low Beep                                                                        |
| Fn + F11            | Panel Off/On               | Toggle Panel on/off                                                                            |
| Fn + F12            | Suspend to DRAM / HDD      | Force the computer into either Suspend to HDD or Suspend to DRAM mode depending on BIOS Setup. |

## 1.3.2 Power On/Off/Suspend/Resume Button

#### 1.3.2.1 APM Mode

At APM mode, Power button is on/off system power.

#### 1.3.2.2 ACPI Mode

At ACPI mode. Windows power management control panel set power button behavior.

You could set "standby", "power off" or "hibernate"(must enable hibernate function in power Management) to power button function.

Continue pushing power button over 4 seconds will force system off at ACPI mode.

#### **1.3.3 Cover Switch**

System automatically provides power saving by monitoring Cover Switch. It will save battery power and prolong the usage time when user closes the notebook cover.

At ACPI mode there are four functions to be chosen at windows power management control panel.

1. None

2. Standby

3. Off

4. Hibernate (must enable hibernate function in power management)

## **1.3.4 LED Indicators**

#### **1.3.4.1 Three LED Indicators at Front Side:**

From left to right that indicate BATTERY POWER, BATTERY STATUS and AC POWER

-- AC POWER:

This LED lights green when the notebook was powered by AC power line, Flashes (on 1 second, off 1 second) when entered suspend to RAM state with AC powered. The LED is off when the notebook is in power off state or powered by battery.

#### -- BATTERY POWER

This LED lights green when the notebook is being powered by Battery, and flashes (on 1 second, off 1 second) when entered suspend to RAM state with AC powered. The LED is off when the notebook is in power off state or powered by AC adapter.

#### -- BATTERY STATUS:

During normal operation, this LED stays off as long as the battery is charged. When the battery charge drops to 10% of capacity, the LED lights red, flashes per 1 second and beeps per 2 second. When AC is

connected, this indicator glows green if the battery pack is fully charged or orange (amber) if the battery is being charged.

AC POWER: This LED lights green when AC is powering the notebook, and flash (on 1 second, off 1 second) when Suspend to RAM no matter using AC power or Battery power. The LED is off when the notebook is off or powered by battery.

**BATTERY POWER**: This LED lights green when the notebook is being powered by Battery, and flash (on 1 second, off 1 second) when Battery is low. The LED is off when the notebook is off or powered by AC adaptor.

#### **1.3.4.2 Seven LED Indicators:**

System has seven status LED indicators at front side which to display system activity. From left to right that indicate HARD DISK, CD-ROM, NUM LOCK, CAPS LOCK, SCROLL LOCK, Wireless on/off, Card Reader Accessing Blue-Tooth.

#### **1.3.5 Battery Status**

#### 1.3.5.1 Battery Warning

-- System also provides Battery capacity monitoring and gives users a warning signal to alarm they to store data before battery dead. This function also protects system from mal-function while battery capacity is low.

- -- Battery Warning: Capacity below 10%, Battery Capacity LED flashes, and system beeps per 2 seconds.
- -- System will Suspend to HDD after 2 Minutes to protect users data.

#### 1.3.5.2 Battery Low State

After Battery Warning State, and battery capacity is below 5%, system will generate beep sound for twice per second.

#### **1.3.5.3 Battery Dead State**

When the battery voltage level reaches 11.5 volts, system will shut down automatically in order to extend the battery packs' life.

### 1.3.6 Fan Power On/Off Management

FAN is controlled by W83L950D embedded controller-using ADT7460 to sense CPU and VGA temperature and PWM control fan speed. Fan speed is depended on CPU and VGA temperature. Higher CPU or VGA temperature faster Fan Speed.

### **1.3.7 CMOS Battery**

CR2032 3V 220mAh lithium battery

When AC in or system main battery inside, CMOS battery will consume no power.

AC or main battery not exists, CMOS battery life at less (220mAh/5.8uA) 4 years.

### 1.3.8 I/O Port

- One Power Supply Jack
- • One External DVI-I Connector For DVI Display
- Supports four USB port for all USB devices.
- One MODEM RJ-11 phone jack for PSTN line
- One RJ-45 for LAN.
- One IEEE1394 port
- One TV-Out port
- Reserve 1 connector on board for USB 2.0 Device
- Headphone Out Jack.
- Microphone Input Jack.

• Line in Jack

### **1.3.9 Battery Current Limit and Learning**

Implanted H/W current limit and battery learning circuit to enhance protection of battery.

Lance protection L

### **1.4 Power Management**

The 8050MB system has built in several power saving modes to prolong the battery usage for mobile purpose. User can enable and configure different degrees of power management modes via ROM CMOS setup (booting by pressing F2 key). Following are the descriptions of the power management modes supported.

### 1.4.1 System Management Mode

### 1.4.1.1 Full on Mode

In this mode, each device is running with the maximal speed. CPU clock is up to its maximum.

#### 1.4.1.2 Doze Mode

In this mode, CPU will be toggling between on & stop grant mode either. The technology is clock throttling. This can save battery power without loosing much computing capability.

The CPU power consumption and temperature is lower in this mode.

#### 1.4.1.3 Standby Mode

For more power saving, it turns of the peripheral components. In this mode, the following is the status of each device:

-- CPU: Stop grant

- -- LCD: backlight off
- -- HDD: spin down

### 1.4.1.4 Suspend to DRAM

nore <sub>k</sub> The most chipset of the system is entering power down mode for more power saving. In this mode, the following is the status of each device:

- Suspend to DRAM •••
  - -- CPU: off
  - -- Intel 915GM: Partial off
  - -- VGA: Suspend
  - -- PCMCIA: Suspend
  - -- Audio: off
  - -- SDRAM: self refresh
- Suspend to HDD •
  - -- All devices are stopped clock and power-down
  - -- System status is saved in HDD

-- All system status will be restored when powered on again

### **1.4.2 Other Power Management Functions**

Implanted H/W current limit and battery learning circuit to enhance protection of battery.

#### 1.4.2.1 HDD & Video Access

System has the ability to monitor video and hard disk activity. User can enable monitoring function for video and/or hard disk individually. When there is no video and/or hard disk activity, system will enter next PMU state depending on the application. When the VGA activity monitoring is enabled, the performance of the system will have some impact.

lication. When the

### **1.5 Appendix 1: Intel ICH6-M GPIO Definitions (1)**

| Pin name | Current Define |     | Power plane |
|----------|----------------|-----|-------------|
| GPIO0    | PCI_REQ6#      | Ι   | MAIN        |
| GPIO1    | MINIPCI_ACT#   | Ι   | MAIN        |
| GPIO2    | PCI_INTE#      | Ι   | MAIN        |
| GPIO3    | PCI_INTF#      | Ι   | MAIN        |
| GPIO4    | PCI_INTG#      | Ι   | MAIN        |
| GPIO5    | PCI_INTH#      | Ι   | MAIN        |
| GPIO6    | PM_BMBUSY#     | I   | MAIN        |
| GPIO9    | X              | I   | RESUME      |
| GPIO10   | X              | I   | RESUME      |
| GPIO11   | SMBALERT#      |     | RESUME      |
| GPIO12   | KBD_US/JP#     |     | MAIN        |
| GPIO13   | WAKE_UP#       | I   | RESUME      |
| GPIO14   | X              | Ι   | RESUME      |
| GPIO15   | X              | Ι   | RESUME      |
| GPIO16   | SB_BY_ON#      | 0   | MAIN        |
| GPIO17   | SCI#           | Ι   | MAIN        |
| GPIO18   | STOP_PCI#      | 0   | MAIN        |
| GPIO20   | STOP_CPU#      | 0   | MAIN        |
| GPIO23   | WIRELESS_PD#   | 0   | MAIN        |
| GPIO24   | SPK_OFF        | I/O | RESUME      |
| GPIO25   |                | I/O | RESUME      |
| GPIO26   | PANEL_ID0      | Ι   | MAIN        |
| GPIO27   | Х              | I/O | RESUME      |

### **1.5 Appendix 1: Intel ICH6-M GPIO Definitions (2)**

| GPIO28         GPIO29         GPIO30         GPIO31         GPIO32         GPIO33         GPIO34         GPIO40         GPIO41         GPIO48         GPIO49 | X<br>PANEL_ID1<br>PANEL_ID2<br>PANEL_ID3<br>PCLKRUN#<br>MB_ID0<br>MB_ID1<br>MXM_DETECT#<br>CRT_IN#<br>X | V0<br>I<br>I<br>I<br>V0<br>V0<br>I<br>I<br>I<br>I | RESUME<br>MAIN<br>MAIN<br>MAIN<br>MAIN<br>MAIN<br>MAIN |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------|
| GPIO30         GPIO31         GPIO32         GPIO33         GPIO34         GPIO40         GPIO41         GPIO48                                              | PANEL_ID2<br>PANEL_ID3<br>PCLKRUN#<br>MB_ID0<br>MB_ID1<br>MXM_DETECT#<br>CRT_IN#                        | I<br>I<br>VO<br>VO<br>I<br>I                      | MAIN<br>MAIN<br>MAIN<br>MAIN<br>MAIN<br>MAIN           |
| GPIO31         GPIO32         GPIO33         GPIO34         GPIO40         GPIO41         GPIO48                                                             | PANEL_ID3<br>PCLKRUN#<br>MB_ID0<br>MB_ID1<br>MXM_DETECT#<br>CRT_IN#                                     | I<br>1/0<br>1/0<br>1/0<br>I                       | MAIN<br>MAIN<br>MAIN<br>MAIN<br>MAIN                   |
| GPIO32         GPIO33         GPIO34         GPIO40         GPIO41         GPIO48                                                                            | PCLKRUN#<br>MB_ID0<br>MB_ID1<br>MXM_DETECT#<br>CRT_IN#                                                  | 0Ц<br>VO<br>VO<br>I                               | MAIN<br>MAIN<br>MAIN<br>MAIN                           |
| GPIO33         GPIO34         GPIO40         GPIO41         GPIO48                                                                                           | MB_ID0<br>MB_ID1<br>MXM_DETECT#<br>CRT_IN#                                                              | ۷۵<br>۷۵<br>۲                                     | MAIN<br>MAIN<br>MAIN                                   |
| GPIO34       GPIO40       GPIO41       GPIO48                                                                                                                | MB_ID1<br>MXM_DETECT#<br>CRT_IN#                                                                        | VO<br>I                                           | MAIN<br>MAIN                                           |
| GPIO40<br>GPIO41<br>GPIO48                                                                                                                                   | MXM_DETECT#<br>CRT_IN#                                                                                  | C I                                               | MAIN                                                   |
| GPIO41<br>GPIO48                                                                                                                                             | CRT_IN#                                                                                                 |                                                   |                                                        |
| GPIO48                                                                                                                                                       |                                                                                                         |                                                   |                                                        |
|                                                                                                                                                              | v                                                                                                       |                                                   | MAIN                                                   |
| GPIO49                                                                                                                                                       | Λ                                                                                                       | 0                                                 | MAIN                                                   |
|                                                                                                                                                              | HPWRGD                                                                                                  | OD O                                              | MAIN                                                   |
|                                                                                                                                                              |                                                                                                         |                                                   |                                                        |

Continue to previous page

### 1.6 Appendix 2: W83L950D KBC Pins Definitions (1)

| Port | Pin | Function              | Implement       |  |
|------|-----|-----------------------|-----------------|--|
| PO   | 0-7 |                       | KO[07]          |  |
| P1   | 0-7 | Scan matrix           | KO[815]         |  |
| P3   | 0-7 |                       | KI[07]          |  |
|      | 0   | LPC enable            | H8_THRM#        |  |
| Ι [  | 1   | GPIO x1               | H8_WAKE_UP#     |  |
| Ι [  | 2   | SMBUS1 or UART        | BATT_G#         |  |
| P2   | 3   | SMBUSI OF UART        | BATT_R#         |  |
| P2   | 4   |                       | EXTSMI#         |  |
| Ι [  | 5   | GPIO x4               | CAP#            |  |
| Γ    | 6   | GPIO X4               | NUM#            |  |
| Γ    | 7   |                       | SCROLL#         |  |
|      | 0   |                       | H8_ENABKL       |  |
|      | 1   | Xcin/cout or PWM 2,3  | CHARGING        |  |
|      | 2   |                       | LEARING         |  |
| P4   | 3   | GPIO x2 (INT1)        | H8_SUSB         |  |
| P4   | 4   | KBRST                 | H8_HRCIN#       |  |
| Γ    | 5   | A20                   | A20GATE         |  |
| Ι Γ  | 6   | GPIO x2               | H8_SCI          |  |
|      | 7   | GPIO X2               | H8_PWRON        |  |
|      | 0   | GPIO x1               | SW_VDD3         |  |
| ΙΓ   | 1   |                       | H8_LIDSW#       |  |
|      | 2   | GPIO x3 (INT20,30,40) | BATT_DEAD#      |  |
| DS   | 3   |                       | H8_ADEN#        |  |
| P5 - | 4   | CDIO2                 | BATT_LED#       |  |
| [    | 5   | GPIO x2               | KBC_PWRON_VDD3S |  |
| [    | 6   | D/A, PWM 2,3          | BLADJ           |  |
|      | 7   | D/A, r W W 2,3        | H8_I_CTR        |  |

### 1.6 Appendix 2: W83L950D KBC Pins Definitions (2)

| Port | Pin | Function              | Implement      |
|------|-----|-----------------------|----------------|
| 0    | 0   |                       | PWRBTN#        |
|      | 1   |                       | KBC_RI#        |
|      | 2   |                       | AC_POWER#      |
| P6   | 3   | $\Lambda/D$ (NITS 12) | BATT_V         |
| PO   | 4   | A/D (INT5-12)         | BATT_T         |
|      | 5   | C                     | H8_I_LIMIT     |
|      | 6   |                       | H8_PROCHOT#    |
|      | 7   |                       | +BC_CPUCORE    |
|      | 0   |                       | T_DATA         |
|      | 1   |                       | H8_RSMRST      |
| 2    |     | ICH_PWRBTN            |                |
| P7   | 3   | PS/2 port x3          | T_CLK          |
| F/   | 4   |                       | H8_PWRON_SUSB# |
|      | 5   |                       | SUSC#          |
|      | 6   | SMBUS                 | BAT_DATA       |
|      | 7   | SMBUS                 | BAT_CLK        |
|      | 0   |                       | PCICLK_KBC     |
|      | 1   |                       | SERIRQ         |
|      | 2   |                       | LAD3           |
| P8   | 3   | LPC interface         | LAD2           |
| 10   | 4   |                       | LAD1           |
|      | 5   | Ī                     | LAD0           |
|      | 6   |                       | KBC_PCIRST#    |
|      | 7   |                       | LFRAME#        |

### 1.7 Appendix 3: 8050QMA Product Spec (1)

| Item           | Description                                                                                                                                            |  |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| СРИ            | Intel® Pentium® M Processor (Dothan) 90nm, 2M L2, 533 MHz FSB<br>Intel® Celeron® M processor, 90nm, 512K L2, 400 MHz FSB<br>- CPU Thermal ceiling: 27W |  |  |
| Core logic     | Intel 915PM + ICH6M<br>- Dual Channel Memory Support<br>- DDR2 400/533<br>Expandable to 2048MB(P)                                                      |  |  |
| System BIOS    | Inside 512KB Flash EPROM<br>Include System BIOS, VGA BIOS<br>ACPI2.0; 2.31 compliants<br>Boot from USB mass storage device                             |  |  |
| Memory         | <ul> <li>200-pin SO-DIMM DDR2 Memory Slot x2</li> <li>Support DDR2 400/533</li> <li>0MB Memory onboard ; Expandable to 2.0GB(P)</li> </ul>             |  |  |
| VGA Controller | <ul> <li>Type I MXM Interface (max 25W) with 8 cells Vram</li> <li>Priority at launch: NV44M + 32MB discrete Vram + Turbo Memory</li> </ul>            |  |  |
| ROM Drive      | <ul> <li>12.7mm Optical Drive</li> <li>Combo Drive</li> <li>DVD Dual</li> <li>DVD Super Multi drive</li> </ul>                                         |  |  |
| HDD            | One 2.5" 9.5 mm height HDD;<br>- 5400/7200 RPM Serial PATA HDD<br>- 40/60/80 GB Capacity                                                               |  |  |
| Display        | 15.4" Wide WXGA TFTLCD<br>- Resolution: 1280 x 800                                                                                                     |  |  |
| Keyboard       | <ul> <li>Key pitch: 19mm, Key travel: 3.0mm</li> <li>Windows Logo Key x 2</li> <li>W/z Hot Key Functions</li> </ul>                                    |  |  |
| Touch Pad      | <ul> <li>Intelligence Glide pad without scroll button</li> <li>2 touch pad buttons</li> </ul>                                                          |  |  |

### 1.7 Appendix 3: 8050QMA Product Spec (2)

#### Continue to previous page

| Item               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Audio/AV Function  | <ul> <li>AC97, support S/PDIF output</li> <li>5.1 channel analog output</li> <li>2.1 channel system speaker. two full range speakers(1W*2 Front), one subwoofer(3W)</li> <li>Build in microphone</li> </ul>                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Multi Card reader  | - 4 in 1 Card Reader (SD/MMC/MS/MS Pro)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| Indicator on board | <ul> <li>3 LEDs for Power/Battery status (AC In status/Battery status/Reserved Power</li> <li>System Status) (on inverter board)</li> <li>2 LEDs for HDD Access, ODD Access</li> <li>3 LEDs for Number lock, Caps lock, Scroll lock</li> <li>1 LED for Wireless on/off</li> <li>1 LED for Card Reader Accessing</li> </ul>                                                                                                                                                                                                                                         |  |  |
| PC CARD            | 1x Type II PCMCIA Interface without Zoom Video<br>Support Support 3.3V, 5V device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| I/O Ports          | <ul> <li>I/O:<br/>USB (support USB 1.1 and USB 2.0) port x 4<br/>Reserve 1 connector on board for USB 2.0 Device<br/>RJ-11 port x 1 (4Pin)<br/>RJ-45 port x 1<br/>DC input (2.5 * 5.5 * 11mm) x 1<br/>IEEE1394 x 1(4 pin).<br/>Type III B MiniPCI x 1 (For wireless LAN)</li> <li>Audio(Normal /5.1Analog output):<br/>Line - out/SPDIF x 1 (5.1 mode: Front 2 channels)<br/>Mic - in x 1 (5.1 mode: LBF/Middle channels)<br/>Line - in x 1 (5.1 mode: Rear 2 channels)</li> <li>Video<br/>DVI- I x 1<br/>TV-Out x 1 (7 Pin S-Video connector NTSC/PAL)</li> </ul> |  |  |

### 1.7 Appendix 3: 8050QMA Product Spec (3)

#### Continue to previous page

| Item                    | Description                                                                                                             |  |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|
| Communication           | PCI 10/100 LAN MDC 56K, V.90 Modem<br>802.11g wireless LAN (Mini PCI optional) with built-in Antenna                    |  |  |
| Power Supply            | 6 cell Li-ion (2400mAH/3.7V) Battery pack<br>Battery Life > 3HRs                                                        |  |  |
| AC adapter              | Universal AC adapter 2 Pin 2.5*5.5*11 65W 19V DC output, Input: 100-240V, 50/60Hz AC                                    |  |  |
| Dimensions              | 35mm x 250mm x 25 ~ 38mm(Max)(P)                                                                                        |  |  |
| Weight                  | 2.8KG (TBD)                                                                                                             |  |  |
| Manuals                 | EN, GR , Pan-EU                                                                                                         |  |  |
| Accessories             | AC Adapter,<br>Power Cord,<br>RJ-11 cable, (Option)                                                                     |  |  |
| SAFETY LOCK             | Security Lock hole (Kensington Lock)                                                                                    |  |  |
| Architecture            | <ul> <li>Support PC2001 specifications;</li> <li>WHQL-certified for Windows XP Professional/Home edition SP2</li> </ul> |  |  |
| Sales Region            | Europe<br>USA                                                                                                           |  |  |
| Agency                  | FCC, CE, CB,                                                                                                            |  |  |
| Retailer Option Summary | CPU<br>Memory<br>Wireless Card<br>HDD<br>Battery<br>ODD<br>MDC                                                          |  |  |

## 2. System View and Disassembly

### 2.1 System View

### 2.1.1 Front View

- 1394 Port 0
- **2** Line Out Connector
- **B** Line In Connector
- MIC In Connector 4
- MS/SD/MMC Card Slot 6
- **6** Top Cover Latch

### 2.1.2 Left-side View

6

- **1** DVI Port
- USB Ports \*2 2
- **B** S-Video Port
- **4** Ventilation Openings
- **RJ-11** Connector 6
- **RJ-45** Connector 6
- 7 PCMCIA Card Socket



### 2.1.3 Right-side View



**2** Kensington Lock



### 2.1.4 Rear View

- 1 Lock
- **2** AC Power Connector
- **3** USB Ports \*2



### 2.1.5 Bottom View

- 1 Hard Disk Drive
- **2** CPU
- **3** Battery Park
- **4** Stereo Speaker Set

# 4 ß 0

### 2.1.6 Top-open View

- LCD Screen
- **2** Power Button
- 3 Stereo Speaker Set
- **4** Keyboard
- **5** Internal MIC In
- **6** Device LED Indicators
- 7 Touch Pad
- **8** AC Power Indicator
- **9** Battery Charge Indicator
- Battery Power Indicator



### **2.2 Tools Introduction**

1. Minus screw driver with bit size 2mm for notebook assembly & disassembly.



2. Auto screw driver for notebook assembly & disassembly.



| Screw Size | Tooling           | Tor.           | Bit Size |
|------------|-------------------|----------------|----------|
| 1. M2.0    | Auto-Screw driver | 2.0-2.5 kg/cm2 | #0       |

### 2.3 System Disassembly

The section discusses at length each major component for disassembly/reassembly and show corresponding illustrations.Use the chart below to determine the disassembly sequence for removing components from the notebook.

**NOTE:** Before you start to install/replace these modules, disconnect all peripheral devices and make sure the notebook is not turned on or connected to AC power.



### **2.3.1 Battery Pack**

#### Disassembly

- 1. Carefully put the notebook upside down.
- Slide the two release lever outwards to the "unlock" position (●), while take the battery pack out of the compartment (●). (Figure 2-1)



- 1. Replace the battery pack into the compartment. The battery pack should be correctly connected when you hear a clicking sound.
- 2. Slide the release lever to the "lock" ( $\square$ ) position.

### 2.3.2 Keyboard

#### Disassembly

- 1. Remove the battery pack. (Refer to section 2.3.1 Disassembly)
- 2. Open the top cover.
- 3. Loosen the five latches locking the keyboard. (Figure 2-2)







Figure 2-2 Loose the five latches

4. Slightly lift up the keyboard and disconnect the cable from the system board, then separate the keyboard. (Figure 2-3)



- 1. Reconnect the keyboard cable and fit the keyboard back into place.
- 2. Replace the keyboard fasten the five latches.
- 3. Replace the battery pack. (Refer to section 2.3.1 Reassembly)

### 2.3.3 CPU

#### Disassembly

- 1. Remove the battery pack. (Refer to section 2.3.1 Disassembly)
- 2. Remove the seven screws fastening the CPU cover. (Figure 2-4)
- 3. Remove the four spring screws and two screws that secure the heatsink upon the CPU and disconnect the fan's power cord from the system board. (Figure 2-5)



Figure 2-4 Remove the seven screws



Figure 2-5 Free the heatsink

4. To remove the existing CPU, loosen the screw by a flat screwdriver, upraise the CPU socket to unlock the CPU. (Figure 2-6)



- 1. Carefully, align the arrowhead corner of the CPU with the beveled corner of the socket, then insert CPU pins into the holes. Tighten the screw by a flat screwdriver to locking the CPU.
- 2. Connect the fan's power cord to the system board, fit the heatsink upon the CPU, then secure with four spring screws and two screws.
- 3. Replace the CPU cover and secure with seven screws.
- 4. Replace the battery pack. (Refer to section 2.3.1 Reassembly)

### 2.3.4 HDD Module

#### Disassembly

- 1. Carefully put the notebook upside down. Remove the battery pack. (Refer to section 2.3.1 Disassembly)
- 2. Remove the two screws fastening the HDD compartment cover. (Figure 2-7)
- 3. Remove the one screw and slide the HDD module out of the compartment. (Figure 2-8)



Figure 2-7 Remove the HDD compartment cover



Figure 2-8 Remove HDD module

4. Remove the four screws to separate the hard disk drive from the bracket, remove the hard disk drive. (Figure 2-9)



Figure 2-9 Remove hard disk drive

- 1. Attach the bracket to hard disk drive and secure with four screws.
- 2. Slide the HDD module into the compartment and secure with one screw.
- 3. Place the HDD compartment cover and secure with two screws.
- 4. Replace the battery pack. (Refer to section 2.3.1 Reassembly)

### 2.3.5 CD/DVD-ROM Drive

#### Disassembly

- 1. Carefully put the notebook upside down. Remove the battery pack. (See section 2.3.1 Disassembly)
- 2. Remove the one screw fastening the CD/DVD-ROM drive. (Figure 2-10)
- Insert a small rod, such as a straightened paper clip, into CD/DVD-ROM drive's manual eject hole (1) and push firmly to release the tray. Then gently pull out the CD/DVD-ROM drive by holding the tray that pops out (2).



Figure 2-10 Remove the CD/DVD-ROM drive

- 1. Push the CD/DVD-ROM drive into the compartment and secure with one screw.
- 2. Replace the battery pack. (See section 2.3.1 Reassembly)

### 2.3.6 DDR-SDRAM

#### Disassembly

- 1. Carefully put the notebook upside down. Remove the battery pack. (See section 2.3.1 Disassembly)
- 2. Remove the seven screws fastening the CPU cover. (Refer to the step 2 of section 2.3.3 Disassembly)



Figure 2-11 Remove the SO-DIMM

3. Pull the retaining clips outwards (**0**) and remove the SO-DIMM (**2**). (Figure 2-11)

- 1. To install the DDR, match the DDR's notched part with the socket's projected part and firmly insert the SO-DIMM into the socket at 20-degree angle. Then push down until the retaining clips lock the DDR into position.
- 2. Replace the CPU cover and secure with seven screws. (Refer to the step 3 of section 2.3.3 Reassembly)
- 3. Replace the battery pack. (See section 2.3.1 Reassembly)

### 2.3.7 Modem Card

#### Disassembly

- 1. Carefully put the notebook upside down. Remove the battery pack. (Refer to section 2.3.1 Disassembly)
- 2. Remove seven screws fastening CPU cover. (Refer to step 2 of section 2.3.3 Disassembly)
- 3. Remove two screws fastening the modem card. (Figure 2-12)
- 4. Lift up the modem card and disconnect the cord. (Figure 2-13)



Figure 2-12 Remove two screws



Figure 2-13 Disconnect the cord

- 1. Reconnect the cord and fit the modem card.
- 2. Fasten the modem card by two screws.
- 3. Replace the CPU cover by seven screws. (Refer to step 3 of section 2.3.3 Reassembly).
- 4. Replace the battery pack. (Refer to section 2.3.1 Reassembly)

### 2.3.8 LCD ASSY

#### Disassembly

- 1. Remove the battery pack, keyboard, CPU, hard disk drive, CD/DVD-ROM drive, DDR and modem card. (See sections 2.3.1, 2.3.2, 2.3.3, 2.3.4, 2.3.5, 2.3.6 and 2.3.7 Disassembly)
- 2. Remove the eighteen screws fastening the housing and separate the antenna from the Mini PCI compartment. (Figure 2-14)
- 3. Disconnect the touch pad's cable from the system board and remove the two screws, then free the top cover. (Figure 2-15)



Figure 2-14 Remove the eighteen screws and separate the antenna



- 4. Remove the seven screws and lift the top shielding up, then free the top shielding. (Figure 2-16)
- 5. Separate the antenna and disconnect the two cables from the system board. (Figure 2-17)





Figure 2-16 Remove the seven screws

Figure 2-17 Disconnect the two cables and separate the antenna

6. Remove the two screws and lift the two hinge covers up, then free the two hinge covers. (Figure 2-18)

7. Remove the four screws, then free the LCD assembly. (Figure 2-19)



- 1. Attach the LCD assembly to the base unit and secure with four screws.
- 2. Replace the antenna back into Mini PCI compartment.
- 3. Reconnect the two cables to the system board.
- 4. Replace the two hinge covers and secure with two screws.
- 5. Replace the top shielding and secure with seven screws.
- 6. Replace the top cover and secure with two screws, then reconnect the touch pad's cable into the system board.
- 7. Secure with eighteen screws fasten the housing.
- 8. Replace the modem card, DDR, CD/DVD-ROM drive, hard disk drive, CPU, keyboard and battery pack. (Refer to previous section reassembly)

### 2.3.9 LCD Panel

#### Disassembly

- 1. Remove the battery, keyboard, CPU, hard disk drive, CD/DVD-ROM drive, DDR, modem card and LCD assembly. (Refer to section 2.3.1, 2.3.2, 2.3.3, 2.3.4, 2.3.5, 2.3.6, 2.3.7 and 2.3.8 Disassembly)
- 2. Remove the two rubber pads and two screws on the corners of the panel. (Figure 2-20)
- 3. Insert a flat screwdriver to the lower part of the LCD cover and gently pry the frame out. Repeat the process until the cover is completely separated from the housing.
- 4. Remove the ten screws and disconnect the cable. (Figure 2-21)



Figure 2-20 Remove LCD cover

Figure 2-21 Remove the ten screws and disconnect the cable

5. Remove the four screws that secure the LCD brackets. (Figure 2-22)

6. Disconnect the cable to free the LCD panel. (Figure 2-23)



- 1. Replace the cable to the LCD panel.
- 2. Attach the LCD panel's brackets back to LCD panel and secure with four screws.
- 3. Replace the LCD panel into LCD housing and secure with ten screws.
- 4. Reconnect one cable to inverter board.
- 5. Fit the LCD cover and secure with two screws and rubber pads.
- 6. Replace the LCD assembly, modem card, DDR, CD/DVD-ROM drive, hard disk drive, CPU, keyboard and battery pack. (Refer to previous section reassembly)

### 2.3.10 Inverter Board

#### Disassembly

- 1. Remove the battery, keyboard, CPU, hard disk drive, CD/DVD-ROM drive, DDR, modem card, LCD assembly and LCD panel. (Refer to section 2.3.1, 2.3.2, 2.3.3, 2.3.4, 2.3.5, 2.3.6, 2.3.7, 2.3.8 and 2.3.9 Disassembly)
- 2. Remove the one screw fastening the inverter board, then free the inverter board. (Figure 2-24)





- 1. Fit the inverter board back into place and secure with one screw.
- 2. Replace the LCD panel, LCD assembly, modem card, DDR, CD/DVD-ROM drive, hard disk drive, CPU keyboard and battery pack. (Refer to previous section reassembly)

### 2.3.11 System Board

#### Disassembly

- 1. Remove the battery, keyboard, CPU, hard disk drive, CD/DVD-ROM drive, DDR, modem card and LCD assembly. (Refer to sections 2.3.1, 2.3.2, 2.3.3, 2.3.4, 2.3.5, 2.3.6, 2.3.7 and 2.3.8 Disassembly)
- 2. Remove the two screws fastening the housing. (Figure 2-25)
- 3. Remove the two screws fastening the housing. (Figure 2-26)





Figure 2-25 Remove the two screws

Figure 2-26 Remove the two screws

4. Disconnect the three speakers' cables from the system board and separate the (R&L) rear covers. (Figure 2-27)

5. Remove the four screws and lift the system board from the housing. (Figure 2-28)





Figure 2-27 Disconnect the cables and separate the rear covers

Figure 2-28 Remove the four screws

6. Remove the two screws and separate the I/O bracket from the system board, then free the system board. (Figure 2-29)



### Reassembly

- 1. Fit the system board into the I/O bracket and secure with two screws.
- 2. Replace the system board into the housing and secure with four screws.
- 3. Reconnect the three speakers' cables into the system board and replace the (R&L) rear covers.
- 4. Secure with four screws fasten the housing.
- 5. Replace the LCD assembly, modem card, DDR, CD/DVD-ROM drive, hard disk drive, CPU, keyboard and battery pack. (Refer to the section 2.3.8, 2.3.7, 2.3.6, 2.3.5, 2.3.4, 2.3.3, 2.3.2 and 2.3.1 Reassembly)

### 2.3.12 Touch Pad

### Disassembly

- 1. Remove the battery pack, keyboard, CPU, hard disk drive, CD/DVD-ROM drive, DDR and modem card. (See sections 2.3.1, 2.3.2, 2.3.3, 2.3.4, 2.3.5, 2.3.6 and 2.3.7 Disassembly)
- 2. Remove the top cover. (Refer to the steps 1-3 of 2.3.8 section Disassembly)
- 3. Remove the four screws and lift the shielding, then free the touch pad. (Figure 2-30)



### Reassembly

- 1. Replace the touch pad, then fit the shielding and secure with two screws.
- 2. Replace the top cover. (Refer to the step 6 of section 2.3.8 Disassembly)
- 3. Replace the modem card, DDR, CD/DVD-ROM drive, hard disk drive, CPU, keyboard and battery pack. (See sections 2.3.8, 2.3.7, 2.3.6, 2.3.5, 2.3.4, 2.3.3, 2.3.2 and 2.3.1 Reassembly)

## 3. Definition & Location of Connectors / Switches

**3.1 Mother Board (Side A)** 



- ✤ J1 : Inverter Board Connector
- ✤ J2 : LCD Panel Connector
- ✤ J3 : Internal Left Speaker Connector
- ✤ J4 : Touch-pad Module Connector
- ✤ J5 : Internal Key-board Connector
- ✤ J7 : Internal Right Speaker Connector
- **♦** J8 : PCMCIA Card Connector
- ✤ SW2 : Power Button
- SW3 : Left Button Switch of Touch-pad
- SW4 : Right Button Switch of Touch-pad

## **3. Definition & Location of Connectors / Switches**

## **3.2 Mother Board (Side B)**



- ✤ PJ701 : AC Adaptor Connector
- ✤ J701&J706 : USB Port Connector
- ✤ J702 : DVI Connector
- ✤ J703 : Battery Connector
- ✤ J704 : S-video Connector
- \* J709 : RJ45 & RJ11 Connector
- ✤ J710 : CD-ROM IDE Connector
- ✤ J713&J714 : DDR SO-DIMM Module Socket
- ✤ J715 : Hard Disk Driver Connector
- ✤ J716 : Mini-PCI Connector
- ✤ J723 : MXM\_Connector
- ✤ J501 : Internal Subwoofer Speaker
- ✤ J502 : FAN Connector
- ✤ J504 : FAN Connector
- ✤ J508 : MS/SD/MMC Connector

## 4. Definition & Location of Major Components

4.1 Mother Board (Side A)



- ✤ PU2 : +3VS/+5VS Voltage Generator
- PU3 : Charging Voltage Controller
- ✤ PU5 : CPU\_Core Voltage Generator
- PU6 : +1.5VS/+1.05VS Voltage Generator
- PU12 : +1.8V\_P/0.9VS\_P Voltage Generate
- **\*** U7 : CLOCK SYNTHERIZER
- ✤ U13 : WINBOND KBC Controller
- **♦ U14 : SYSTEM BIOS**
- ✤ U18 : SUBWOOFER AMP Controller
- ✤ U19 : AUDIO AMPLIFIER

## 4. Definition & Location of Major Components

4.2 Mother Board (Side B)



- **\*** U709 : Intel ICH6-M South Bridge
- **\*** U710 : Intel 915PM North Bridge
- **\*** U711 : Intel Dothan CPU
- ✤ U717 : LAN-RTL8100CL Controller
- U722 : IEEE1394 Controller
- \* U724 : Serial ATA Bridge 88SA8040
- ✤ U517 : Audio CODEC(ALC655)

## 5. Pin Descriptions of Major Components

## 5.1 Intel 915PM North Bridge(1)

### **Host Interface Signals**

| Signal Name           | Type   | Description                                                             | Ē        |
|-----------------------|--------|-------------------------------------------------------------------------|----------|
| HADS#                 | I/O    | Host Address Strobe:                                                    | H        |
| NADS#                 | AGTL+  | The system bus owner asserts HADS# to indicate the first of two         | Г        |
|                       | AUL    | cycles of a request phase. The GMCH can also assert this signal for     | H        |
|                       |        | snoop cycles and interrupt messages.                                    | Г        |
| HBNR#                 | I/O    | Host Block Next Request:                                                |          |
| ΠDINK#                | AGTL+  | Used to block the current request bus owner from issuing a new          |          |
|                       | AUL    | request. This signal is used to dynamically control the CPU bus         |          |
|                       |        | pipeline depth.                                                         |          |
| HBPRI#                | 0      | Host Bus Priority Request:                                              |          |
| $\Pi D \Pi K \Pi \pi$ | AGTL+  | The GMCH is the only Priority Agent on the system bus. It asserts       | Η        |
|                       | AGIL   | this signal to obtain the ownership of the address bus. This signal has |          |
|                       |        | priority over symmetric bus requests and will cause the current         |          |
|                       |        | symmetric owner to stop issuing new transactions unless the             |          |
|                       |        | HLOCK# signal was asserted.                                             |          |
| HBREQ0#               | I/O    | Host Bus Request 0#:                                                    |          |
| IIBREQUI              | AGTL+  | The GMCH pulls the processor bus HBREQ0# signal low during              |          |
|                       | TIGTE. | HCPURST#. The signal is sampled by the processor on the                 | H        |
|                       |        | active-to-inactive transition of HCPURST#.                              |          |
|                       |        | HBREQ0# should be tri-stated after the hold time requirement has        |          |
|                       |        | been satisfied.                                                         |          |
| HCPURST#              | 0      | Host CPU Reset:                                                         |          |
|                       | AGTL+  | The CPURST# pin is an output from the GMCH. The GMCH asserts            | H        |
|                       |        | HCPURST# while RSTIN# is asserted and for approximately 1 ms            | H        |
|                       |        | after RSTIN# is deasserted. HCPURST# allows the processor to            |          |
|                       |        | begin execution in a known state.                                       |          |
| HDBSY#                | I/O    | Host Data Bus Busy:                                                     |          |
|                       | AGTL+  | Used by the data bus owner to hold the data bus for transfers           |          |
|                       |        | requiring more than one cycle.                                          |          |
| HDEFER#               | 0      | Host Defer:                                                             |          |
|                       | AGTL+  | Signals that the GMCH will terminate the transaction currently being    | H        |
|                       |        | snooped with either a deferred response or with a retry response.       |          |
| HDINV[3:0]#           | I/O    | Host Dynamic Bus Inversion:                                             |          |
|                       | AGTL+  | Driven along with the HFD[63:0]# signals. Indicates if the associated   |          |
|                       |        | signals are inverted or not. HDINVF[3:0]# are asserted such that the    |          |
|                       |        | number of data bits driven electrically low (low voltage) within the    | H        |
|                       |        | corresponding 16-bit group never exceeds 8.                             |          |
|                       |        | HDINV# Data Bits                                                        |          |
|                       |        | HDINV[3]# HD[63:48]#                                                    |          |
|                       |        | HDINV[2]# HD[47:32]#                                                    |          |
|                       |        | HDINV[1]# HD[31:16]#                                                    | <u> </u> |
|                       |        | HDINV[0]# HD[15:0]#                                                     |          |

### **Host Interface Signals (Continued)**

| Signal Name   | Туре        | Description                                                                                  |
|---------------|-------------|----------------------------------------------------------------------------------------------|
| HDRDY#        | I/O         | Host Data Ready:                                                                             |
|               | AGTL+       | Asserted for each cycle that data is transferred.                                            |
| HA[31:3]#     | I/O         | Host Address Bus:                                                                            |
|               | AGTL+       | HA[31:3]# connects to the CPU address bus. During processor cycles                           |
|               | 2X          | the HA[31:3]# are inputs. The GMCH drives HA[31:3]# during                                   |
|               |             | snoop cycles on behalf of DMI.                                                               |
|               |             | HA[31:3]# are transferred at 2x rate.                                                        |
|               |             | Note that the address is inverted on the CPU bus.                                            |
| HADSTB[1:0]#  | I/O         | Host Address Strobe:                                                                         |
|               | AGTL+       | HA[31:3]# connects to the CPU address bus. During CPU cycles, the                            |
|               | 2X          | source synchronous strobes are used to transfer HA[31:3]# and                                |
|               |             | HREQ[4:0]# at the 2x transfer rate.                                                          |
|               |             | Strobe Address Bits                                                                          |
|               |             | HADSTB[0]# HA[16:3]#, HREQ[4:0]#                                                             |
|               | L/O         | HADSTB[1]# HA[31:17]#                                                                        |
| HD[63:0]#     | I/O         | Host Data:                                                                                   |
|               | AGTL+<br>4X | These signals are connected to the CPU data bus. HD[63:0]# are transferred at 4x rate.       |
|               | 4X          |                                                                                              |
|               |             | Note that the data signals are inverted on the CPU bus depending on the HDINV[3:0]# signals. |
| HDSTBP[3:0]#  | I/O         | Host Differential Host Data Strobes:                                                         |
| HDSTBN[3:0]#  | AGTL+       | The differential source synchronous strobes are used to transfer                             |
| 11D31DN[5.0]# | 4X          | HD[63:0]# and $HDINV[3:0]$ # at the 4x transfer rate.                                        |
|               | 771         | Strobe Data Bits                                                                             |
|               |             | HDSTBP[3]#, HDSTBN[3]# HD[63:48]#, HDINV[3]#                                                 |
|               |             | HDSTBP[2]#, HDSTBP[2]# HD[47:32]#, HDINV[2]#                                                 |
|               |             | HDSTBP[1]#, HDSTBN[1]# HD[31:16]#, HDINV[1]#                                                 |
|               |             | HDSTBP[0]#, HDSTBN[0]# HD[15:00]#, HDINV[0]#                                                 |
| HHIT#         | I/O         | Host Hit:                                                                                    |
|               | AGTL+       | Indicates that a caching agent holds an unmodified version of the                            |
|               |             | requested line.                                                                              |
|               |             | Also, driven in conjunction with HITM# by the target to extend the                           |
|               |             | snoop window.                                                                                |
| HHITM#        | I/O         | Host Hit Modified:                                                                           |
|               | AGTL+       | Indicates that a caching agent holds a modified version of the                               |
|               |             | requested line and that this agent assumes responsibility for providing                      |
|               |             | the line.                                                                                    |
|               |             | Also, driven in conjunction with HIT# to extend the snoop window.                            |

## 5.1 Intel 915PM North Bridge(2)

#### **Host Interface Signals (Continued)**

| Signal Name | Туре  | Description                                                                 |  |
|-------------|-------|-----------------------------------------------------------------------------|--|
| HLOCK#      | Ι     | Host Lock:                                                                  |  |
|             | AGTL+ | All CPU bus cycles sampled with the assertion of HLOCK# and                 |  |
|             |       | HADS#, until the negation of HLOCK# must be atomic, i.e. PCI                |  |
|             |       | Express graphics access to System Memory is allowed when                    |  |
|             |       | HLOCK# is asserted by the CPU.                                              |  |
| HREQ[4:0]#  | I/O   | Host Request Command:                                                       |  |
|             | AGTL+ | Defines the attributes of the request. HREQ[4:0]# are transferred at        |  |
|             | 2X    | 2x rate.                                                                    |  |
|             |       | Asserted by the requesting agent during both halves of the Request          |  |
|             |       | Phase. In the first half the signals define the transaction type to a level |  |
|             |       | of detail that is sufficient to begin a snoop request. In the second half   |  |
|             |       | the signals carry additional information to define the complete             |  |
|             |       | transaction type.                                                           |  |
| HTRDY#      | 0     | Host Target Ready:                                                          |  |
|             | AGTL+ | Indicates that the target of the processor transaction is able to enter     |  |
|             |       | the data transfer phase.                                                    |  |
| HRS[2:0]#   | 0     | Host Response Status:                                                       |  |
|             | AGTL+ | Indicates the type of response according to the following the table:        |  |
|             |       | HRS[2:0]# Response type                                                     |  |
|             |       | 000 Idle state                                                              |  |
|             |       | 001 Retry response                                                          |  |
|             |       | 010 Deferred response                                                       |  |
|             |       | 011 Reserved (not driven by GMCH)                                           |  |
|             |       | 100 Hard Failure (not driven by GMCH)                                       |  |
|             |       | 101 No data response                                                        |  |
|             |       | 110 Implicit Write back                                                     |  |
|             |       | 111 Normal data response                                                    |  |
| HDPWR#      | 0     | Host Data Power:                                                            |  |
|             | AGTL+ | Used by GMCH to indicate that a data return cycle is pending within         |  |
|             |       | 2 HCLK cycles or more. CPU use's this signal during a read-cycle to         |  |
|             |       | activate the data input buffers in preparation for HDRDY# and the           |  |
|             |       | related data.                                                               |  |
| HCPUSLP#    | 0     | Host CPU Sleep:                                                             |  |
|             | CMOS  | When asserted in the Stop-Grant state, causes the processor to enter        |  |
|             |       | the Sleep state. During Sleep state, the processor stops providing          |  |
|             |       | internal clock signals to all units, leaving only the Phase-Locked          |  |
|             |       | Loop (PLL) still operating. Processors in this state will not recognize     |  |
|             |       | snoops or interrupts.                                                       |  |

#### Host Interface Reference and Compensation

| Signal Name | Туре | Description                                                          |
|-------------|------|----------------------------------------------------------------------|
| HVREF       | Ι    | Host Reference Voltage:                                              |
|             | А    | Reference voltage input for the Data, Address, and Common clock      |
|             |      | signals of the Host AGTL+ interface.                                 |
| HXRCOMP     | I/O  | Host X RCOMP:                                                        |
|             | А    | Used to calibrate the Host AGTL+ I/O buffers.                        |
|             |      | This signal is powered by the Host Interface termination rail (VCCP) |
| HXSCOMP     | I/O  | Host X SCOMP:                                                        |
| A           | А    | Slew Rate Compensation for the Host Interface                        |
| HXSWING     | Ι    | Host X Voltage Swing:                                                |
|             | А    | These signals provide reference voltages used by the HXRCOMP         |
|             |      | circuits.                                                            |
| HYRCOMP     | I/O  | Host Y RCOMP:                                                        |
|             | А    | Used to calibrate the Host AGTL+ I/O buffers.                        |
| HYSCOMP     | I/O  | Host Y SCOMP:                                                        |
|             | А    | Slew Rate Compensation for the Host Interface                        |
| HYSWING     | Ι    | Host Y Voltage Swing:                                                |
|             | А    | These signals provide reference voltages used by the HYRCOMP         |
|             |      | circuitry.                                                           |

#### DMI

| Signal Name                                  | Туре | Description                                       |
|----------------------------------------------|------|---------------------------------------------------|
| DMI_RXP[1:0]                                 | Ι    | DMI input from ICH6-M:                            |
| DMI_RXN[1:0]                                 | PCIE | Direct Media Interface receive differential pair  |
| DMI_TXP[1:0]                                 | 0    | DMI output to ICH6-M:                             |
| DMI_TXN[1:0]                                 | PCIE | Direct Media Interface transmit differential pair |
| DML x2 is supported for Intel 915GMS chinset |      |                                                   |

DMI x2 is supported for Intel 915GMS chipset

## 5.1 Intel 915PM North Bridge(3)

### DDR / DDR2 SDRAM Channel A Interface

| Signal Name  | Туре      | Description                                                             |
|--------------|-----------|-------------------------------------------------------------------------|
| SA_DQ[63:0]  | I/O       | Data Bus:                                                               |
|              | SSTL1.8/2 | DDR / DDR2 Channel A data signal interface to the SDRAM data            |
|              | 2x        | bus.                                                                    |
|              |           | Single channel mode: Route to SO-DIMM 0 & SO-DIMM1                      |
|              |           | Dual channel mode: Route to SO-DIMM A                                   |
| SA_DM[7:0]   | I/O       | Data Mask:                                                              |
|              | SSTL1.8/2 | These signals are used to mask individual bytes of data in the case of  |
|              | 2x        | a partial write, and to interrupt burst writes.                         |
|              |           | When activated during writes, the corresponding data groups in the      |
|              |           | SDRAM are masked. There is one SA_DM[7:0] for every data byte           |
|              |           | lane.                                                                   |
|              |           | Single channel mode: Route to SO-DIMM 0 & SO-DIMM1                      |
|              |           | Dual channel mode: Route to SO-DIMM A                                   |
| SA_DQS[7:0]  | I/O       | Data Strobes:                                                           |
|              | SSTL1.8   | DDR: The rising and falling edges of SA_DQS[7:0] are used for           |
|              | 2x        | capturing data during read and write transactions.                      |
|              |           | DDR2: SA_DQS[7:0] and its complement signal group make up a             |
|              |           | differential strobe pair. The data is captured at the crossing point of |
|              |           | SA_DQS[7:0] and its SA_DQS[7:0]# during read and write                  |
|              |           | transactions.                                                           |
|              |           | Single channel mode: Route to SO-DIMM 0 & SO-DIMM1                      |
|              |           | Dual channel mode: Route to SO-DIMM A                                   |
| SA_DQS[7:0]# | I/O       | Data Strobe Complements                                                 |
|              | SSTL1.8   | DDR1: No Connect. These signals are not used for DDR devices            |
|              | 2x        | DDR2 : These are the complementary DDR2 strobe signals.                 |
|              |           | Single channel mode: Route to SO-DIMM 0 & SO-DIMM1                      |
|              |           | Dual channel mode: Route to SO-DIMM A                                   |
| SA_MA[13:0]  | 0         | Memory Address:                                                         |
|              | SSTL1.8/2 | These signals are used to provide the multiplexed row and column        |
|              |           | address to the SDRAM.                                                   |
|              |           | Single channel mode: Route to SO-DIMM 0                                 |
|              |           | Dual channel mode: Route to SO-DIMM A                                   |
|              |           | Note: SA MA13 is for support of 1 Gb devices.                           |
| SA BS[2:0]   | 0         | Bank Select:                                                            |
| ,            | SSTL1.8/2 | These signals define which banks are selected within each SDRAM         |
|              |           | rank.                                                                   |
|              |           | Single channel mode: Route to SO-DIMM 0                                 |
|              |           | Dual channel mode: Route to SO-DIMM A                                   |
|              |           |                                                                         |

#### DDR / DDR2 SDRAM Channel A Interface (Continued)

| Signal Name | Туре      | Description                                                          |
|-------------|-----------|----------------------------------------------------------------------|
| SA_RAS#     | 0         | RAS Control signal:                                                  |
|             | SSTL1.8/2 | Used with SA_CAS# and SA_WE# (along with SM_CS#) to define           |
|             |           | the SDRAM commands.                                                  |
|             |           | Single channel mode: Route to SO-DIMM 0                              |
|             |           | Dual channel mode: Route to SO-DIMM A                                |
| SA_CAS#     | 0         | CAS Control signal:                                                  |
|             | SSTL1.8/2 | Used with SA_RAS# and SA_WE# (along with SM_CS#) to define           |
|             |           | the SDRAM commands.                                                  |
|             |           | Single channel mode: Route to SO-DIMM 0                              |
|             |           | Dual channel mode: Route to SO-DIMM A                                |
| SA_WE#      | 0         | Write Enable Control signal:                                         |
|             | SSTL1.8/2 | Used with SA_RAS# and SA_CAS# (along with SM_CS#) to define          |
|             |           | the SDRAM commands.                                                  |
|             |           | Single channel mode: Route to SO-DIMM 0                              |
|             |           | Dual channel mode: Route to SO-DIMM A                                |
| SA_RCVENIN# | 0         | Clock Input:                                                         |
|             | SSTL1.8/2 | Used to emulate source-synch clocking for reads. Connects internally |
|             |           | to SA_RCVENOUT#.                                                     |
|             |           | Leave as No Connect.                                                 |
| SA_RCVENOUT | 0         | Clock Output:                                                        |
| #           | SSTL1.8/2 | Used to emulate source-synch clocking for reads. Connects internally |
|             |           | to SA_RCVENIN#.                                                      |
|             |           | Leave as No Connect.                                                 |

#### **PCI Express Based Graphics Interface Signals**

| Signal Name   | Туре | Description                                            |
|---------------|------|--------------------------------------------------------|
| EXP_RXN[15:0] | Ι    | PCI Express Receive Differential Pair                  |
| EXP_RXP[15:0] | PCIE |                                                        |
| EXP_TXN[15:0] | 0    | PCI Express Transmit Differential Pair                 |
| EXP_TXP[15:0] | PCIE |                                                        |
| EXP_ICOMPO    | Ι    | PCI Express Output Current and Resistance Compensation |
|               | А    |                                                        |
| EXP_COMPI     | Ι    | PCI Express Input Current Compensation                 |
| DOLE D        | A    |                                                        |

PCI Express Based Graphics is supported for Intel 915GM and Intel 915PM chipsets.

## 5.1 Intel 915PM North Bridge(4)

#### **DDR / DDR2 SDRAM Channel B Interface**

| Signal Name  | Туре      | Description                                                             |
|--------------|-----------|-------------------------------------------------------------------------|
| SB_DQ[63:0]  | I/O       | Data Lines:                                                             |
|              | SSTL1.8/2 | DDR / DDR2 Channel B data signal interface to the SDRAM data            |
|              | 2x        | bus.                                                                    |
|              |           | Single Channel mode: No connect.                                        |
|              |           | Dual channel mode: Route to SO-DIMM B                                   |
|              |           | <b>NOT</b> E: Signals do not exist in Intel 915GMS.                     |
| SB DM[7:0]   | 0         | Data Mask:                                                              |
|              | SSTL1.8/2 | When activated during writes, the corresponding data groups in the      |
|              | 2x        | SDRAM are masked. There is one SB DM[7:0] for every data byte           |
|              |           | lane. These signals are used to mask individual bytes of data in the    |
|              |           | case of a partial write, and to interrupt burst writes.                 |
|              |           | Single Channel mode: No connect.                                        |
|              |           | Dual channel mode: Route to SO-DIMM B                                   |
|              |           | <b>NOT</b> E: Signals do not exist in Intel 915GMS.                     |
| SB_DQS[7:0]  | I/O       | Data Strobes:                                                           |
|              | SSTL1.8/2 | DDR: The rising and falling edges of SB DQS[7:0] are used for           |
|              | 2x        | capturing data during read and write transactions.                      |
|              |           | DDR2: SB DQS[7:0] and its complement signal group make up a             |
|              |           | differential strobe pair. The data is captured at the crossing point of |
|              |           | SB DQS[7:0] and its SB DQS[7:0]# during read and write                  |
|              |           | transactions.                                                           |
|              |           | Single Channel mode: No connect.                                        |
|              |           | Dual channel mode: Route to SO-DIMM B                                   |
|              |           | <b>NOT</b> E: Signals do not exist in Intel 915GMS.                     |
| SB_DQS[7:0]# | I/O       | Data Strobe Complements (DDR2 only):                                    |
|              | SSTL1.8   | DDR1: No Connect. These signals are not used for DDR devices            |
|              | 2x        | DDR2 : These are the complementary DDR2 strobe signals.                 |
|              |           | Single Channel mode: No connect.                                        |
|              |           | Dual channel mode: Route to SO-DIMM B                                   |
|              |           | NOTE: Signals do not exist in Intel 915GMS.                             |
| SB_MA[13:0]  | 0         | Memory Address:                                                         |
|              | SSTL1.8/2 | These signals are used to provide the multiplexed row and column        |
|              |           | address to the SDRAM.                                                   |
|              |           | Single channel mode: Route to SO-DIMM 1                                 |
|              |           | Dual channel mode: Route to SO-DIMM B                                   |
|              |           | <b>NOTE:</b> SB_MA13 is for support of 1 Gb devices.                    |
| SB_BS[2:0]   | 0         | Bank Select:                                                            |
|              | SSTL1.8/2 | These signals define which banks are selected within each               |
|              |           | SDRAM rank.                                                             |
|              |           | Single channel mode: Route to SO-DIMM 1                                 |
|              |           | Dual channel mode: Route to SO-DIMM B                                   |
|              |           | <b>NOTE:</b> SB_BS2 is for DDR2 support only.                           |

#### DDR / DDR2 SDRAM Channel B Interface (Continued)

| Signal Name | Туре      | Description                                                 |
|-------------|-----------|-------------------------------------------------------------|
| SB_RAS#     | 0         | RAS Control signal:                                         |
|             | SSTL1.8/2 | Used with SB_CAS# and SB_WE# (along with SM_CS#) to define  |
|             |           | the SDRAM commands.                                         |
|             |           | Single channel mode: Route to SO-DIMM 1                     |
|             |           | Dual channel mode: Route to SO-DIMM B                       |
| SB_CAS#     | 0         | CAS Control signal:                                         |
|             | SSTL1.8/2 | Used with SB_RAS# and SB_WE# (along with SM_CS#) to define  |
|             |           | the SDRAM commands.                                         |
|             |           | Single channel mode: Route to SO-DIMM 1                     |
|             |           | Dual channel mode: Route to SO-DIMM B                       |
| SB_WE#      | 0         | Write Enable Control signal:                                |
|             | SSTL1.8/2 | Used with SB_RAS# and SB_CAS# (along with SM_CS#) to define |
|             |           | the SDRAM commands.                                         |
|             |           | Single channel mode: Route to SO-DIMM 1                     |
|             |           | Dual channel mode: Route to SO-DIMM B                       |
| SB_RCVENIN# | Ι         | Clock Input:                                                |
|             | SSTL1.8/2 | Used to emulate source-synch clocking for reads.            |
|             |           | Leave as No Connect.                                        |
|             |           | <b>NOT</b> E: Signals do not exist in Intel 915GMS.         |
| SB_RCVENOUT | О         | Clock Output:                                               |
| #           | SSTL1.8/2 | Used to emulate source-synch clocking for reads.            |
|             |           | Leave as No Connect.                                        |
|             |           | NOTE: Signals do not exist in Intel 915GMS.                 |

| DNII                                                                           |      |                                                   |
|--------------------------------------------------------------------------------|------|---------------------------------------------------|
| Signal Name                                                                    | Туре | Description                                       |
| DMI_RXP[3:0]                                                                   | Ι    | DMI input from ICH6-M:                            |
| DMI_RXN[3:0]                                                                   | PCIE | Direct Media Interface receive differential pair  |
| DMI_TXP[3:0]                                                                   | 0    | DMI output to ICH6-M:                             |
| DMI_TXN[3:0]                                                                   | PCIE | Direct Media Interface transmit differential pair |
| DML v2 or v4 is supported for Intel 015CM Intel 015DM and Intel 010CML objects |      |                                                   |

DMI x2 or x4 is supported for Intel 915GM, Intel 915PM and Intel 910GML chipsets.

## **5.1 Intel 915PM North Bridge(5)**

### **DDR / DDR2 Common Signals**

| Signal Name  | Туре      | Description                                                         | Si |
|--------------|-----------|---------------------------------------------------------------------|----|
| SM_CK[1:0],  | 0         | SDRAM Differential Clock:                                           | SM |
| SM_CK[4:3]   | SSTL1.8/2 | The crossing of the positive edge of SM_CKx and the negative edge   |    |
|              |           | of its complement SM_CKx# are used to sample the command and        |    |
|              |           | control signals on the SDRAM.                                       |    |
|              |           | SM_CK[0:1] and its complement SM_CK[1:0]# signal make a             |    |
|              |           | differential clock pair output.                                     |    |
|              |           | Single channel mode: Route to SO-DIMM 0                             |    |
|              |           | Dual channel mode: Route to SO-DIMM A                               |    |
|              |           | SM_CK[4:3] and its complement SM_CK[4:3]# signal make a             |    |
|              |           | differential clock pair output.                                     |    |
|              |           | Single channel mode: Route to SO-DIMM 1                             |    |
|              |           | Dual channel mode: Route to SO-DIMM B                               |    |
|              |           | NOTE: SM_CK2 and SM_CK5 are reserved and not supported.             |    |
| SM_CK[1:0]#, | 0         | SDRAM Inverted Differential Clock:                                  |    |
| SM_CK[4:3]#  | SSTL1.8/2 | These are the complementary Differential DDR2 Clock signals.        |    |
|              |           | NOTE: SM_CK2# and SM_CK5# are reserved and not supported.           |    |
| SM_CS[3:0]#  | 0         | Chip Select: (1 per Rank):                                          |    |
|              | SSTL1.8/2 | These signals select particular SDRAM components during the active  |    |
|              |           | state. There is one Chip Select for each SDRAM rank                 |    |
|              |           | SM_CS[1:0]# :                                                       |    |
|              |           | Single channel mode: Route to SO-DIMM 0                             |    |
|              |           | Dual channel mode: Route to SO-DIMM A                               |    |
|              |           | SM_CS[3:2]# :                                                       |    |
|              |           | Single channel mode: Route to SO-DIMM 1                             |    |
|              |           | Dual channel mode: Route to SO-DIMM B                               |    |
| SM_CKE[3:0]  | О         | Clock Enable: (1 per Rank):                                         |    |
|              | SSTL1.8/2 | SM_CKE[3:0] is used:                                                |    |
|              |           | .To initialize the SDRAMs during power-up                           |    |
|              |           | .To power-down SDRAM ranks                                          |    |
|              |           | . To place all SDRAM ranks into and out of self-refresh during STR. |    |
|              |           | SM_CKE[1:0]:                                                        |    |
|              |           | Single channel mode: Route to SO-DIMM 0                             |    |
|              |           | Dual channel mode: Route to SO-DIMM A                               |    |
|              |           | SM_CKE[3:2]:                                                        |    |
|              |           | Single channel mode: Route to SO-DIMM 1                             |    |
|              |           | Dual channel mode: Route to SO-DIMM B                               |    |

#### DDR / DDR2 Common Signals (Continued)

| Signal Name | Туре      | Description                                                                                        |
|-------------|-----------|----------------------------------------------------------------------------------------------------|
| SM_ODT[3:0] | 0         | On Die Termination: Active Termination Control. (DDR2 only)                                        |
|             | SSTL1.8/2 | SM_ODT[1:0]:                                                                                       |
|             |           | Single channel mode: Route to SO-DIMM 0                                                            |
|             |           | Dual channel mode: Route to SO-DIMM A                                                              |
|             |           | Signal Description                                                                                 |
|             |           | The crossing of the positive edge of SM_CKx and the negative edge                                  |
|             |           | of its                                                                                             |
|             |           | complement SM_CKx# are used to sample the command and control                                      |
|             |           | SM_CK[0:1] and its complement SM_CK[1:0]# signal make a                                            |
|             |           | differential                                                                                       |
|             |           | SM_CK[4:3] and its complement SM_CK[4:3]# signal make a                                            |
|             |           | differential                                                                                       |
|             |           | <b>NOTE: SM_CK2</b> and <b>SM_CK5</b> are reserved and not supported.                              |
|             |           | These are the complementary Differential DDR2 Clock signals.                                       |
|             |           | NOTE: SM_CK2# and SM_CK5# are reserved and not supported.                                          |
|             |           | These signals select particular SDRAM components during the active                                 |
|             |           | To place all SDRAM ranks into and out of self-refresh during STR.                                  |
|             |           | On Die Termination: Active Termination Control. (DDR2 only)                                        |
|             |           | SM_ODT[3:2]:<br>Single shared model Parts to SO DMA(1                                              |
|             |           | Single channel mode: Route to SO-DIMM 1<br>Dual channel mode: Route to SO-DIMM B                   |
|             |           | DDR: Leave as no connects. Not used for DDR devices.                                               |
|             |           | DDR: Leave as no connects. Not used for DDR devices.<br>DDR2: On-die termination for DDR2 devices. |
|             |           | DDK2. On-dre termination for DDK2 devices.                                                         |

### 5.1 Intel 915PM North Bridge(6)

### **CRT DAC Signals**

| Signal Name | Туре   | Description                                                                    |
|-------------|--------|--------------------------------------------------------------------------------|
| RED         | 0      | RED Analog Video Output:                                                       |
|             | A      | This signal is a CRT Analog video output from the internal color               |
|             |        | palette DAC.                                                                   |
| RED#        | 0      | RED# Analog Output:                                                            |
|             | A      | This signal is an analog video output from the internal color palette          |
|             |        | DAC. This signal is used to provide noise immunity.                            |
| GREEN       | 0      | GREEN Analog Video Output:                                                     |
|             | A      | This signal is a CRT Analog video output from the internal color               |
|             |        | palette DAC.                                                                   |
| GREEN#      | 0      | GREEN# Analog Output:                                                          |
|             | A      | This signal is an analog video output from the internal color palette          |
|             |        | DAC. This signal is used to provide noise immunity.                            |
| BLUE        | 0      | BLUE Analog Video Output:                                                      |
|             | A      | This signal is a CRT Analog video output from the internal color               |
|             |        | palette DAC.                                                                   |
| BLUE#       | 0      | BLUE# Analog Output:                                                           |
|             | A      | This signal is an analog video output from the internal color palette          |
|             | _      | DAC. This signal is used to provide noise immunity.                            |
| REFSET      | 0      | Resistor Set:                                                                  |
|             | A      | Set point resistor for the internal color palette DAC. A 256- $\Omega \pm 1\%$ |
|             |        | resistor is required between REFSET and motherboard ground.                    |
| HSYNC       | 0      | CRT Horizontal Synchronization:                                                |
|             | HVCMOS | This signal is used as the horizontal sync (polarity is programmable)          |
|             |        | or "sync interval".                                                            |
| VSYNC       | 0      | CRT Vertical Synchronization:                                                  |
|             | HVCMOS | This signal is used as the vertical sync (polarity is programmable).           |

#### **Analog TV-out Signals**

| Signal Name | Туре | Description                                                        |
|-------------|------|--------------------------------------------------------------------|
| TVDAC_A     | 0    | TVDAC Channel A Output:                                            |
|             | А    | TVDAC_A supports the following:                                    |
|             |      | Composite: CVBS signal                                             |
|             |      | Component: Chrominance (Pb) analog signal                          |
| TVDAC_B     | О    | TVDAC Channel B Output:                                            |
|             | А    | TVDAC_B supports the following:                                    |
|             |      | S-Video: Luminance analog signal                                   |
| A           |      | Component: Luminance (Y) analog signal                             |
| TVDAC_C     | 0    | TVDAC Channel C Output:                                            |
|             | A    | TVDAC_C supports the following:                                    |
|             |      | S-Video: Chrominance analog signal                                 |
|             |      | Component: Chrominance (Pr) analog signal                          |
| TV_IRTNA    | 0    | Current Return for TVDAC Channel A:                                |
|             | A    | Connect to ground on board                                         |
| TV_IRTNB    | 0    | Current Return for TVDAC Channel B:                                |
|             | A    | Connect to ground on board                                         |
| TV_IRTNC    | 0    | Current Return for TVDAC Channel C:                                |
|             | A    | Connect to ground on board                                         |
| TV_REFSET   | 0    | TV Resistor set:                                                   |
|             | А    | TV Reference Current uses an external resistor to set internal     |
|             |      | reference voltage levels. A 5-k $U \pm 0.5\%$ resistor is required |
|             |      | between REFSET and motherboard ground.                             |

## 5.1 Intel 915PM North Bridge(7)

#### **Display Data Channel (DDC) and GMBUS Support**

| Signal Name | Туре | Description                                                           |
|-------------|------|-----------------------------------------------------------------------|
| LCTLA_CLK   | I/O  | I2C Based control signal (Clock) for External SSC clock chip          |
|             | COD  | control –                                                             |
| LCTLB_DATA  | I/O  | I2C Based control signal (Data) for External SSC clock chip control - |
|             | COD  |                                                                       |
| DDCCLK      | I/O  | CRT DDC clock monitor control support                                 |
|             | COD  |                                                                       |
| DDCDATA     | I/O  | CRT DDC Data monitor control support                                  |
|             | COD  |                                                                       |
| LDDC_CLK    | I/O  | EDID support for flat panel display                                   |
|             | COD  |                                                                       |
| LDDC_DATA   | I/O  | EDID support for flat panel display                                   |
|             | COD  |                                                                       |
| SDVOCTRL_CL | I/O  | I2C Based control signal (Clock) for SDVO device                      |
| K           | COD  |                                                                       |
| SDVOCTRL_DA | I/O  | I2C Based control signal (Data) for SDVO device                       |
| TA          | COD  |                                                                       |

#### **DDR SDRAM Reference and Compensation**

| Signal Name | Туре | Description                                                      |
|-------------|------|------------------------------------------------------------------|
| SMRCOMPN    | I/O  | System Memory RCOMP N:                                           |
|             | А    | Buffer compensation                                              |
|             |      | This signal is powered by the System Memory rail (2.5 V for DDR, |
|             |      | 1.8 V for DDR2).                                                 |
| SMRCOMPP    | I/O  | System Memory RCOMP P:                                           |
|             | А    | Buffer compensation                                              |
|             |      | This signal is powered by the System Memory rail                 |
| SMXSLEWIN   | Ι    | X Buffer Slew Rate Input control.                                |
|             | А    |                                                                  |
| SMXSLEWOUT  | 0    | X Buffer Slew Rate Output control.                               |
|             | А    |                                                                  |
| SMYSLEWIN   | Ι    | Y Buffer Slew Rate Input control.                                |
|             | А    |                                                                  |
| SMYSLEWOUT  | 0    | Y Buffer Slew Rate Output control.                               |
|             | А    |                                                                  |
| SMVREF[1:0] | Ι    | SDRAM Reference Voltage:                                         |
|             | А    | Reference voltage inputs for each DQ, DQS, & RCVENIN#.           |
|             |      | Also used during ODT RCOMP.                                      |
| SMOCDCOMP[1 | Ι    | On-Die DRAM OCD driver compensation                              |
| :0]         | А    | OCD compensation                                                 |

#### **LVDS Signals Signal Name** Type Description LDVS Channel A LADATAP[2:0] I/O Channel A differential data output - positive LVDS LADATAN[2:0] I/O Channel A differential data output –negative LVDS Channel A differential clock output – positive LACLKP I/O LVDS LACLKN I/O Channel A differential clock output - negative LVDS LDVS Channel B LBDATAP[2:0] I/O Channel B differential data output – positive LVDS NOTE: Signals do not exist in Intel 915GMS. LBDATAN[2:0] Channel B differential data output –negative I/O LVDS NOTE: Signals do not exist in Intel 915GMS. LBCLKP Channel B differential clock output – positive I/O LVDS NOTE: Signals do not exist in Intel 915GMS. LBCLKN I/O Channel B differential clock output – negative LVDS NOTE: Signals do not exist in Intel 915GMS. LFP Panel power and backlight control LVDD EN 0 LVDS panel power enable: Panel power control enable control. HVCMOS This signal is also called VDD DBL in the CPIS specification and is used to control the VDC source to the panel logic. LBKLT EN 0 LVDS backlight enable: Panel backlight enable control. HVCMOS This signal is also called ENA BL in the CPIS specification and is used to gate power into the backlight circuitry. Panel backlight brightness control: Panel brightness control. LBKLT CRTL 0 HVCMOS This signal is also called VARY BL in the CPIS specification and is used as the PWM Clock input signal. LVDS Reference signals LIBG I/O LVDS Reference Current. -Ref 1.5 kΩ Pull down resistor needed LVREFH Reserved. - No connect. Ι Ref LVREFL Reserved. - No connect. Ι Ref LVBG Reserve. - No connect 0 А

*Note:* LVDS Channel B interface is not supported and do not exist for Intel 915GMS

## 5.1 Intel 915PM North Bridge(8)

### Serial DVO Interface.

| Signal Name | Туре | Description                                               |     |
|-------------|------|-----------------------------------------------------------|-----|
| •           |      | SDVO B Interface                                          | 1   |
| SDVOB CLKP  | 0    | Serial Digital Video B Clock.                             | 1   |
| -           | PCIE | Multiplexed with EXP_TXP_3.                               |     |
| SDVOB CLKN  | 0    | Serial Digital Video B Clock Complement.                  | 1   |
| -           | PCIE | Multiplexed with EXP TXN 3.                               |     |
| SDVOB RED   | 0    | Serial Digital Video B Red Data.                          | 1   |
| -           | PCIE | Multiplexed with EXP_TXP_0.                               |     |
| SDVOB RED#  | 0    | Serial Digital Video B Red Data Complement.               | 1   |
| -           | PCIE | Multiplexed with EXP TXN 0.                               |     |
| SDVOB GREEN | 0    | Serial Digital Video B Green Data.                        | 1   |
| -           | PCIE | Multiplexed with EXP TXP 1.                               |     |
| SDVOB GREEN | 0    | Serial Digital Video B Green Data Complement.             | 1   |
| ¥ —         | PCIE | Multiplexed with EXP_TXN_1.                               |     |
| SDVOB BLUE  | 0    | Serial Digital Video B Blue Data.                         |     |
| -           | PCIE | Multiplexed with EXP TXP 2.                               |     |
| SDVOB BLUE# | 0    | Serial Digital Video B Blue Data Complement.              |     |
| -           | PCIE | Multiplexed with EXP_TXN_2.                               |     |
| -           |      | SDVO C Interface                                          |     |
| SDVOC RED   | 0    | Serial Digital Video C Red Data / SDVO B Alpha.           |     |
| _           | PCIE | Multiplexed with EXP TXP 4.                               | ( ) |
|             |      | NOTE: Signals do not exist in Intel 915GMS.               |     |
| SDVOC_RED#  | 0    | Serial Digital Video C Red Complement / Alpha Complement. | 1   |
|             | PCIE | Multiplexed with EXP_TXN_4.                               |     |
|             |      | NOTE: Signals do not exist in Intel 915GMS.               |     |
| SDVOC_GREEN | 0    | Serial Digital Video C Green.                             | 1   |
|             | PCIE | Multiplexed with EXP_TXP_5.                               |     |
|             |      | NOTE: Signals do not exist in Intel 915GMS.               |     |
| SDVOC_GREEN | 0    | Serial Digital Video C Green Complement.                  | 1   |
| 4           | PCIE | Multiplexed with EXP_TXN_5.                               |     |
|             |      | NOTE: Signals do not exist in Intel 915GMS.               |     |
| SDVOC_BLUE  | 0    | Serial Digital Video Channel C Blue.                      |     |
|             | PCIE | Multiplexed with EXP_TXP_6.                               |     |
|             |      | <b>NOT</b> E: Signals do not exist in Intel 915GMS.       |     |
| SDVOC_BLUE# | 0    | Serial Digital Video C Blue Complement.                   |     |
|             | PCIE | Multiplexed with EXP_TXN_6.                               |     |
|             |      | NOTE: Signals do not exist in Intel 915GMS.               |     |

#### **Serial DVO Interface (Continued)**

| Signal Name | Туре             | Description                                                   |  |  |  |
|-------------|------------------|---------------------------------------------------------------|--|--|--|
|             | SDVO C Interface |                                                               |  |  |  |
| SDVOC_CLKP  | 0                | Serial Digital Video C Clock.                                 |  |  |  |
|             | PCIE             | Multiplexed with EXP_TXP_7.                                   |  |  |  |
|             |                  | <b>NOT</b> E: Signals do not exist in Intel 915GMS.           |  |  |  |
| SDVOC_CLKN  | 0                | Serial Digital Video C Clock Complement.                      |  |  |  |
|             | PCIE             | Multiplexed with EXP_TXN_7.                                   |  |  |  |
|             |                  | <b>NOTE</b> : Signals do not exist in Intel 915GMS.           |  |  |  |
|             |                  | SDVO Common Signals                                           |  |  |  |
| SDVO_TVCLKI | Ι                | Serial Digital Video TVOUT Synchronization Clock.             |  |  |  |
| Ν           | PCIE             | Multiplexed with EXP_RXP_0.                                   |  |  |  |
| SDVO_TVCLKI | I                | Serial Digital Video TV-out Synchronization Clock Complement. |  |  |  |
| N#          | PCIE             | Multiplexed with EXP_RXN_0.                                   |  |  |  |
| SDVO_FLDSTA | I                | Serial Digital Video Field Stall.                             |  |  |  |
| LL          | PCIE             | Multiplexed with EXP_RXP_2.                                   |  |  |  |
| SDVO_FLDSTA | Ι                | Serial Digital Video Field Stall Complement.                  |  |  |  |
| LL#         | PCIE             | Multiplexed with EXP_RXN_2.                                   |  |  |  |
| SDVOB_INT   | Ι                | Serial Digital Video Input Interrupt.                         |  |  |  |
|             | PCIE             | Multiplexed with EXP_RXP_1.                                   |  |  |  |
| SDVOB_INT#  | Ι                | Serial Digital Video Input Interrupt Complement.              |  |  |  |
|             | PCIE             | Multiplexed with EXP_RXN_1.                                   |  |  |  |
| SDVOC_INT   | Ι                | Serial Digital Video Input Interrupt.                         |  |  |  |
|             | PCIE             | Multiplexed with EXP_RXP_5.                                   |  |  |  |
| SDVOC_INT#  | Ι                | Serial Digital Video Input Interrupt Complement.              |  |  |  |
|             | PCIE             | Multiplexed with EXP_RXN_5.                                   |  |  |  |

## 5.1 Intel 915PM North Bridge(9)

#### **Reset and Miscellaneous Signals**

| Signal Name   | Туре   | Description                                                            |
|---------------|--------|------------------------------------------------------------------------|
| RSTIN#        | I      | Reset In:                                                              |
|               | HVCMOS | When asserted this signal will asynchronously reset the GMCH logic.    |
|               |        | This signal is connected to the PLT_RST# output of the ICH6-M.         |
|               |        | This input has a Schmitt trigger to avoid spurious resets. This input  |
|               |        | buffer is 3.3-V tolerant.                                              |
| PWROK         | Ι      | Power OK:                                                              |
|               | HVCMOS | When asserted, PWROK is an indication to the GMCH that core            |
|               |        | power has been stable for at least 10 µs.                              |
|               |        | This input buffer is 3.3-V tolerant.                                   |
| H_BSEL [2:0]  | Ι      | Host Bus Speed Select:                                                 |
| (CFG[2:0])    | HVCMOS | At the deassertion of RSTIN#, the value sampled on these pins          |
|               |        | determines the expected frequency of the bus.                          |
|               |        | External pull-ups are required.                                        |
| CFG[17:3]     | I      | HW straps:                                                             |
|               | AGTL+  | CFG [17:3] has internal pull up.                                       |
|               |        | <b>NOTE:</b> Not all CFG Balls are supported for Intel 915GMS.         |
| CFG[20:18]    | Ι      | HW straps:                                                             |
|               | HVCMOS | CFG [20:18] has internal pull down                                     |
|               |        | <b>NOTE:</b> Not all CFG Balls are supported for Intel 915GMS.         |
| BM_BUSY#      | 0      | GMCH Integrated Graphics Busy:                                         |
|               | HVCMOS | Indicates to the ICH that the integrated graphics engine within the    |
|               |        | MCH is busy and transitions to low power states should not be          |
|               |        | attempted until that is no longer the case.                            |
| THRMTRIP#     | О      | GMCH Thermal Trip:                                                     |
|               | COD    | Assertion of THERMTRIP# (Thermal Trip) indicates the GMCH              |
|               |        | junction temperature has reached a level beyond which damage may       |
|               |        | occur. Upon assertion of THERMTRIP#, the GMCH will shut off its        |
|               |        | internal clocks (thus halting program execution) in an attempt to      |
|               |        | reduce the GMCH core junction temperature. To protect GMCH, its        |
|               |        | core voltage (Vcc) must be removed following the assertion of          |
|               |        | THERMTRIP#. Once activated, THERMTRIP# remains latched                 |
|               |        | until RSTIN# is asserted. While the assertion of the RSTIN# signal     |
|               |        | will deassert THERMTRIP#, if the GMCH's junction temperature           |
|               |        | remains at or above the trip level, THERMTRIP# will again be           |
| EVT TELL.01// |        | asserted.                                                              |
| EXT_TS[1:0]#  |        | External Thermal Sensor Input:                                         |
|               | HVCMOS | If the system temperature reaches a dangerously high value then this   |
|               |        | signal can be used to trigger the start of system memory throttling.   |
|               |        | <b>NOTE:</b> EXT_TS1# functionality is not supported in 915GMS. A pull |
|               |        | up is required on this pin                                             |

| Signal Name | Туре     | Description                                                              |
|-------------|----------|--------------------------------------------------------------------------|
| HCLKP       | Ι        | Differential Host Clock In:                                              |
|             | Diff Clk | Differential clock input for the Host PLL. Used for phase cancellation   |
|             |          | for FSB transactions. This clock is used by all of the GMCH logic        |
|             |          | that is in the Host clock domain. Also used to generate core and         |
|             |          | system memory internal clocks. This is a low voltage differential        |
|             |          | signal and runs at 1/4 the FSB data rate.                                |
| HCLKN       | Ι        | Differential Host Clock Input Complement:                                |
| A           | Diff Clk |                                                                          |
| GCLKP       | Ι        | Differential PCI Express based Graphics / DMI Clock In:                  |
|             | Diff Clk | These pins receive a differential 100 MHz Serial Reference clock         |
|             |          | from the external clock synthesizer. This clock is used to generate the  |
|             |          | clocks necessary for the support of PCI Express.                         |
| GCLKN       | Ι        | Differential PCI Express based Graphics / DMI Clock In                   |
|             | Diff Clk | complement                                                               |
| DREF_CLKP   | Ι        | Display PLLA Differential Clock In -                                     |
|             | Diff Clk | Display PLL Differential Clock In, no SSC support –                      |
| DREF_CLKN   | Ι        | Display PLLA Differential Clock In Complement –                          |
|             | Diff Clk | Display PLL Differential Clock In Complement - no SSC support            |
| DREF_SSCLKP | Ι        | Display PLLB Differential Clock In –                                     |
|             | Diff Clk | Optional Display PLL Differential Clock In for SSC support –             |
|             |          | <b>NOTE</b> : Differential Clock input for optional SSC support for LVDS |
|             |          | display.                                                                 |
| DREF_SSCLKN | Ι        | Display PLLB Differential Clock In complement –                          |
|             | Diff Clk | Optional Display PLL Differential Clock In Complement for SSC            |
|             |          | support                                                                  |
|             |          | <b>NOT</b> E: Differential Clock input for optional SSC support for LVDS |
|             |          | display.                                                                 |

*Note:* PLL interfaces signal group are supported the Mobile Intel 915GM/PM/GMS and Intel 910GML Express chipsets, unless otherwise noted.

## 5.1 Intel 915PM North Bridge(10)

### **Power and Ground**

| Interface                  | Ball Name       | Description                                                                              |
|----------------------------|-----------------|------------------------------------------------------------------------------------------|
| Host                       | VTT (VCCP)      | FSB power supply (1.05 V) - (VCCP)                                                       |
| DRAM                       | VCCA_SM         | VCCASM is the Analog power supply for SM data buffers used for DLL & other logic (1.5 V) |
|                            | VCCSM           | System memory power supply (DDR=2.5 V; DDR2=1.8 V)                                       |
| PCI Express                | VCC3G           | PCI Express / DMI Analog power supply (1.5 V)                                            |
| Based<br>Graphics /DMI     | VCCA_3GBG       | PCI Express / DMI band gap power supply (2.5 V)                                          |
| Graphies / Divit           | VSSA_3GBG       | PCI Express / DMI band gap ground                                                        |
| PLL Analog                 | VCCA_HPLL       | Power supply for the Host VCO in the host/mem/core PLL (1.5 V)                           |
|                            | VCCA_MPLL       | Power supply for the mem VCO in the host/mem/core PLL (1.5 V)                            |
|                            | VCCD_HMPL<br>L  | Power Supply for the digital dividers in the HMPLL (1.5 V)                               |
|                            | VCCA_3GPLL      | Power supply for the 3GIO PLL (1.5 V)                                                    |
|                            | VCCA_DPLL<br>A  | Display A PLL power supply (1.5 V)                                                       |
|                            | VCCA_DPLL<br>B  | Display B PLL power supply (1.5 V)                                                       |
| High Voltage<br>Interfaces | VCCHV           | Power supply for the HV buffers (2.5 V)                                                  |
| CRT DAC                    | VCCA_CRTD<br>AC | Analog power supply for the DAC (2.5 V)                                                  |
|                            | VSSA_CRTD<br>AC | Analog ground for the DAC                                                                |
|                            | VCC_SYNC        | Power supply for HSYNC/ VSYNC (2.5 V)                                                    |
| LVDS                       | VCCD_LVDS       | Digital power supply (1.5 V)                                                             |
|                            | VCCTX_LVD<br>S  | Data/Clk Tx power supply (2.5 V)                                                         |
|                            | VCCA_LVDS       | LVDS analog power supply (2.5 V)                                                         |
| l                          | VSSALVDS        | LVDS analog VSS                                                                          |

#### **Power and Ground (Continued)**

| Interface | Ball Name                                                                                                                                                                                                       | Description                                                                                                                                                              |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                                                                                                                                                                                                                 | *                                                                                                                                                                        |
| TVDAC     | -                                                                                                                                                                                                               | TV DAC Band Gap Power (3.3 V)                                                                                                                                            |
|           | VSSA_TVBG                                                                                                                                                                                                       | TV DAC Band Gap VSS                                                                                                                                                      |
|           | VCCD_TVDA<br>C                                                                                                                                                                                                  | Dedicated Power Supply for TVDAC (1.5 V)                                                                                                                                 |
|           | AC                                                                                                                                                                                                              | Power Supply for Digital Quiet TVDAC (1.5 V)                                                                                                                             |
|           | CA                                                                                                                                                                                                              | Power Supply for TV Out Channel A (3.3 V)                                                                                                                                |
|           | VCCA_TVDA<br>CB                                                                                                                                                                                                 | Power Supply for TV Out Channel B (3.3 V)                                                                                                                                |
|           | VCCA_TVDA<br>CC                                                                                                                                                                                                 | Power Supply for TV Out Channel C (3.3 V)                                                                                                                                |
| Core      | VCC                                                                                                                                                                                                             | Core VCC – (1.05 V or 1.5 V)                                                                                                                                             |
| Ground    | VSS                                                                                                                                                                                                             | Ground                                                                                                                                                                   |
| NCTF      | "NCTF" (Non-C<br>to enhance the S<br>stress introduced<br>Die to package i<br>partially or comp<br>performance or 1<br>stress absorbers.<br>NOTE: Signals<br>VTT_NCTF<br>VCC_NCTF<br>VCC_NCTF<br>VCCSM_NCT<br>F | do not exist in Intel 915GMS.<br>NCTF FSB power supply (1.05 V or 1.2 V)<br>NTCF Core VCC – (1.05 V or 1.5 V)<br>NTCF System memory power supply (DDR=2.5 V; DDR2=1.8 V) |
|           | VSS_NCTF                                                                                                                                                                                                        | NTCF Ground                                                                                                                                                              |

## **5.2 Intel ICH6-M South Bridge(1)**

### **PCI Interface Signals**

| Name       | Туре | Description                                                               |  |  |  |
|------------|------|---------------------------------------------------------------------------|--|--|--|
| AD[31:0]   | I/O  | <b>PCI Address/Dat</b> a: AD[31:0] is a multiplexed address and data bus. |  |  |  |
|            |      | During the first clock of a transaction, AD[31:0] contain a physical      |  |  |  |
|            |      | address (32 bits). During subsequent clocks, AD[31:0] contain data        |  |  |  |
|            |      | The Intel® ICH6 will drive all 0s on AD[31:0] during the address          |  |  |  |
|            |      | phase of all PCI Special Cycles.                                          |  |  |  |
| C/BE[3:0]# | I/O  | Bus Command and Byte Enables: The command and byte enable                 |  |  |  |
|            |      | signals are multiplexed on the same PCI pins. During the address          |  |  |  |
|            |      | phase of a transaction,                                                   |  |  |  |
|            |      | C/BE[3:0]# define the bus command. During the data phase                  |  |  |  |
|            |      | C/BE[3:0]# define the Byte Enables.                                       |  |  |  |
|            |      | C/BE[3:0]# Command Type                                                   |  |  |  |
|            |      | 0000b Interrupt Acknowledge                                               |  |  |  |
|            |      | 0001b Special Cycle                                                       |  |  |  |
|            |      | 0010b I/O Read                                                            |  |  |  |
|            |      | 0011b I/O Write                                                           |  |  |  |
|            |      | 0110b Memory Read                                                         |  |  |  |
|            |      | 0111b Memory Write                                                        |  |  |  |
|            |      | 1010b Configuration Read                                                  |  |  |  |
|            |      | 1011b Configuration Write                                                 |  |  |  |
|            |      | 1100b Memory Read Multiple                                                |  |  |  |
|            |      | 1110b Memory Read Line                                                    |  |  |  |
|            |      | 1111b Memory Write and Invalidate                                         |  |  |  |
|            |      | All command encodings not shown are reserved. The ICH6 does not           |  |  |  |
|            |      | decode reserved values, and therefore will not respond if a PCI master    |  |  |  |
|            |      | generates a cycle using one of the reserved values.                       |  |  |  |
| DEVSEL#    | I/O  | Device Select: The ICH6 asserts DEVSEL# to claim a PCI                    |  |  |  |
|            |      | transaction. As an output, the ICH6 asserts DEVSEL# when a PCI            |  |  |  |
|            |      | master peripheral attempts an access to an internal ICH6 address or an    |  |  |  |
|            |      | address destined DMI (main memory or graphics). As an input,              |  |  |  |
|            |      | DEVSEL# indicates the response to an ICH6-initiated transaction on        |  |  |  |
|            |      | the PCI bus. DEVSEL# is tri-stated from the leading edge of               |  |  |  |
|            |      | PLTRST#. DEVSEL# remains tri-stated by the ICH6 until driven by           |  |  |  |
| FRAME#     | 1/0  | a target device.                                                          |  |  |  |
| FKAME#     | I/O  | <b>Cycle Frame:</b> The current initiator drives FRAME# to indicate the   |  |  |  |
|            |      | beginning and duration of a PCI transaction. While the initiator          |  |  |  |
|            |      | asserts FRAME#, data transfers continue. When the initiator negates       |  |  |  |
|            |      | FRAME#, the transaction is in the final data phase. FRAME# is an          |  |  |  |
|            |      | input to the ICH6 when the ICH6 is the target, and FRAME# is an           |  |  |  |
|            |      | output from the ICH6 when the ICH6 is the initiator. FRAME#               |  |  |  |
|            |      | remains tri-stated by the ICH6 until driven by an initiator.              |  |  |  |

#### **PCI Interface Signals (Continued)**

| Name  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRDY# | I/O  | <b>Initiator Ready</b> : IRDY# indicates the ICH6's ability, as an initiator, to complete the current data phase of the transaction. It is used in conjunction with TRDY#. A data phase is completed on any clock both IRDY# and TRDY# are sampled asserted. During a write, IRDY# indicates the ICH6 has valid data present on AD[31:0]. During a read, it indicates the ICH6 is prepared to latch data. IRDY# is an input to the ICH6 when the ICH6 is the target and an output from the ICH6 when the ICH6 is an initiator. IRDY# remains tri-stated by the ICH6 until driven by an initiator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TRDY# | ľO   | <b>Target Read</b> y: TRDY# indicates the ICH6's ability as a target to complete the current data phase of the transaction. TRDY# is used in conjunction with IRDY#. A data phase is completed when both TRDY# and IRDY# are sampled asserted.<br>During a read, TRDY# indicates that the ICH6, as a target, has placed valid data on AD[31:0]. During a write, TRDY# indicates the ICH6, as a target is prepared to latch data. TRDY# is an input to the ICH6 when the ICH6 is the initiator and an output from the ICH6 when the ICH6 is a target. TRDY# is tri-stated from the leading edge of PLTRST#. TRDY# remains tri-stated by the ICH6 until driven by a target.                                                                                                                                                                                                                                                                                                                                                                                                             |
| STOP# | I/O  | <b>Stop:</b> STOP# indicates that the ICH6, as a target, is requesting the initiator to stop the current transaction. STOP# causes the ICH6, as an initiator, to stop the current transaction. STOP# is an output when the ICH6 is a target and an input when the ICH6 is an initiator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| PAR   | I/O  | <b>Calculated/Checked Parity:</b> PAR uses "even" parity calculated on 36 bits, AD[31:0] plus C/BE[3:0]#. "Even" parity means that the ICH6 counts the number of one within the 36 bits plus PAR and the sum is always even. The ICH6 always calculates PAR on 36 bits regardless of the valid byte enables. The ICH6 generates PAR for address and data phases and only guarantees PAR to be valid one PCI clock after the corresponding address or data phase. The ICH6 drives and tri-states PAR identically to the AD[31:0] lines except that the ICH6 delays PAR by exactly one PCI clock. PAR is an output during the address phase (delayed one clock) for all ICH6 initiated transactions. PAR is an output during the data phase (delayed one clock) when the ICH6 is the initiator of a PCI write transaction, and when it is the target of a read transaction. ICH6 checks parity when it is the target of a PCI write transaction. If a parity error is detected, the ICH6 will set the appropriate internal status bits, and has the option to generate an NMI# or SMI#. |

## **5.2 Intel ICH6-M South Bridge(2)**

### **PCI Interface Signals (Continued)**

| Name              | Туре   | Description                                                                   |  |
|-------------------|--------|-------------------------------------------------------------------------------|--|
| PERR#             | I/O    | Parity Error: An external PCI device drives PERR# when it receives            |  |
|                   |        | data that has a parity error. The ICH6 drives PERR# when it detects a         |  |
|                   |        | parity error. The ICH6 can either generate an NMI# or SMI# upon               |  |
|                   |        | detecting a parity error (either detected internally or reported via the      |  |
|                   |        | PERR# signal).                                                                |  |
| REQ[0:3]#         | Ι      | <b>PCI Requests</b> : The ICH6 supports up to 7 masters on the PCI bus.       |  |
| REQ[4]# / GPI[40] |        | The REQ[4]#, REQ[5]#, and REQ[6]# pins can instead be used as a               |  |
| REQ[5]# / GPI[1]  |        | GPI.                                                                          |  |
| REQ[6]# / GPI[0]  |        |                                                                               |  |
| GNT[0:3]#         | 0      | PCI Grants: The ICH6 supports up to 7 masters on the PCI bus. The             |  |
| GNT[4]# /         |        | GNT[4]# pin can instead be used as a GPO.                                     |  |
| GPO[48]           |        | Pull-up resistors are not required on these signals. If pull-ups are          |  |
| GNT[5]# /         |        | used, they should be tied to the Vcc3_3 power rail.                           |  |
| GPO[17]#          |        | GNT[5]#/GPO[17] and GNT[6]#/GPO[17] both have an internal                     |  |
| GNT[6]# /         |        | pull-up.                                                                      |  |
| GPO[16]#          |        | <b>NOTE:</b> GNT[6] is sampled at the rising edge of PWROK as a               |  |
|                   |        | functional strap. See Section 2.22.1 for more details. There is a weak,       |  |
|                   |        | integrated pull-up resistor on the GNT[6] pin.                                |  |
| PCICLK            | Ι      | PCI Clock: This is a 33 MHz clock. PCICLK provides timing for all             |  |
|                   |        | transactions on the PCI Bus.                                                  |  |
| PCIRST#           | 0      | <b>PCI Reset:</b> This is the Secondary PCI Bus reset signal. It is a logical |  |
|                   |        | OR of the primary interface PLTRST# signal and the state of the               |  |
|                   |        | Secondary Bus Reset bit of the Bridge Control register (D30:F0:3Eh,           |  |
|                   |        | bit 6).                                                                       |  |
|                   |        | <b>NOTE:</b> PCIRST# is in the VccSus3_3 well.                                |  |
| PLOCK#            | I/O    | PCI Lock: This signal indicates an exclusive bus operation and may            |  |
|                   |        | require multiple transactions to complete. ICH6 asserts PLOCK#                |  |
|                   |        | when it performs non-exclusive transactions on the PCI bus.                   |  |
|                   |        | PLOCK# is ignored when PCI masters are granted the bus.                       |  |
| SERR#             | OD I/O | System Error: SERR# can be pulsed active by any PCI device that               |  |
|                   |        | detects a system error condition. Upon sampling SERR# active, the             |  |
|                   |        | ICH6 has the ability to generate an NMI, SMI#, or interrupt.                  |  |
| PME#              | OD I   | PCI Power Management Event: PCI peripherals drive PME# to                     |  |
|                   |        | wake the system from low-power states S1–S5. PME# assertion can               |  |
|                   |        | also be enabled to generate an SCI from the S0 state. In some cases           |  |
|                   |        | the ICH6 may drive PME# active due to an internal wake event. The             |  |
|                   |        | ICH6 will not drive PME# high, but it will be pulled up to VccSus3_3          |  |
|                   |        | by an internal pull-up resistor.                                              |  |

#### **Serial ATA Interface Signals**

| Name                   | Туре | Description                                                                                                                            |  |
|------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| SATA[0]TXP             | 0    | Serial ATA 0 Differential Transmit Pair: These are outbound                                                                            |  |
| SATA[0]TXN             |      | high-speed differential signals to Port 0.                                                                                             |  |
| SATA[0]RXP             | Ι    | Serial ATA 0 Differential Receive Pair: These are inbound                                                                              |  |
| SATA[0]RXN             |      | high-speed differential signals from Port 0.                                                                                           |  |
| SATA[1]TXP             | 0    | Serial ATA 1 Differential Transmit Pair: These are outbound                                                                            |  |
| SATA[1]TXN             |      | high-speed differential signals to Port 1.                                                                                             |  |
| SATA[1]RXP             | Ι    | Serial ATA 1 Differential Receive Pair: These are inbound                                                                              |  |
| SATA[1]RXN             |      | high-speed differential signals from Port 1.                                                                                           |  |
| SATA[2]TXP             | 0    | Serial ATA 2 Differential Transmit Pair: These are outbound                                                                            |  |
| SATA[2]TXN             |      | high-speed differential signals to Port 2.                                                                                             |  |
| SATA[2]RXP             | I    | Serial ATA 2 Differential Receive Pair: These are inbound                                                                              |  |
| SATA[2]RXN             |      | high-speed differential signals from Port 2.                                                                                           |  |
| SATA[3]TXP             | 0    | Serial ATA 3 Differential Transmit Pair: These are outbound                                                                            |  |
| SATA[3]TXN             |      | high-speed differential signals to Port 3.                                                                                             |  |
| SATA[3]RXP             | Ι    | Serial ATA 3 Differential Receive Pair: These are inbound                                                                              |  |
| SATA[3]RXN             |      | high-speed differential signals from Port 3.                                                                                           |  |
| SATARBIAS              | 0    | Serial ATA Resistor Bias: These are analog connection points for an                                                                    |  |
|                        | т    | external resistor to ground.                                                                                                           |  |
| SATARBIAS#             | Ι    | Serial ATA Resistor Bias Complement: These are analog                                                                                  |  |
|                        | I    | connection points for an external resistor to ground.                                                                                  |  |
| SATA[0]GP /<br>GPI[26] | 1    | <b>Serial ATA 0 General Purpose:</b> This is an input pin which can be configured as an interlock switch corresponding to SATA Port 0. |  |
| GP1[20]                |      | When used as an interlock switch status indication, this signal should                                                                 |  |
|                        |      | be drive to '0' to indicate that the switch is closed and to '1' to                                                                    |  |
|                        |      | indicate that the switch is open.                                                                                                      |  |
|                        |      | If interlock switches are not required, this pin can be configured as                                                                  |  |
|                        |      | GPI[26].                                                                                                                               |  |
|                        |      | <b>NOTE:</b> All SATAxGP pins must be configured with the same                                                                         |  |
|                        |      | function: as either SATAxGP pins or GPI pins.                                                                                          |  |
| SATA[1]GP /            | Ι    | Serial ATA 1 General Purpose: Same function as SATA[0]GP,                                                                              |  |
| GPI[29]                |      | except for SATA Port 1.                                                                                                                |  |
|                        |      | If interlock switches are not required, this pin can be configured as                                                                  |  |
|                        |      | GPI[29].                                                                                                                               |  |
| SATA[2]GP /            | Ι    | Serial ATA 2 General Purpose: Same function as SATA[0]GP,                                                                              |  |
| GPI[30]                |      | except for SATA Port 2.                                                                                                                |  |
|                        |      | If interlock switches are not required, this pin can be configured as GPI[30].                                                         |  |

## **5.2 Intel ICH6-M South Bridge(3)**

#### Serial ATA Interface Signals (Continued)

| Name                   | Туре | Description                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SATA[3]GP /<br>GPI[31] | I    | Serial ATA 3 General Purpose: Same function as SATA[0]GP, except for SATA Port 3.<br>If interlock switches are not required, this pin can be configured as GPI[31].                                                                                                                                                                                                                 |
| SATALED#               | OC O | Serial ATA LED: This is an open-collector output pin driven during SATA command activity. It is to be connected to external circuitry that can provide the current to drive a platform LED. When active, the LED is on. When tri-stated, the LED is off. An external pull-up resistor to Vcc3_3 is required.<br>NOTE: An internal pull-up is enabled only during PLTRST# assertion. |

#### **Interrupt Signals**

| Name        | Туре | Description                                                                                                                                                                                                         |
|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SERIRQ      | I/O  | Serial Interrupt Request: This pin implements the serial interrupt                                                                                                                                                  |
|             |      | protocol.                                                                                                                                                                                                           |
| PIRQ[D:A]#  | OD I | <b>PCI Interrupt Requests:</b> In non-APIC mode the PIRQx# signals can be routed to interrupts 3, 4, 5, 6, 7, 9, 10, 11, 12, 14 or 15 as described                                                                  |
|             |      | in the Interrupt Steering section. Each PIRQx# line has a separate Route Control register.                                                                                                                          |
|             |      | In APIC mode, these signals are connected to the internal I/O APIC in the following fashion: PIRQA# is connected to IRQ16, PIRQB# to IRQ17, PIRQC# to IRQ18, and PIRQD# to IRQ19. This frees the legacy interrupts. |
| PIRO[H:E]#/ | OD I | PCI Interrupt Requests: In non-APIC mode the PIROx# signals can                                                                                                                                                     |
| GPI[5:2]    |      | be routed to interrupts 3, 4, 5, 6, 7, 9, 10, 11, 12, 14 or 15 as described<br>in the <i>Interrupt Steering</i> section. Each PIRQx# line has a separate<br>Route Control register.                                 |
|             |      | In APIC mode, these signals are connected to the internal I/O APIC in the following fashion: PIRQE# is connected to IRQ20, PIRQF# to IRQ21, PIRQG# to IRQ22, and PIRQH# to IRQ23. This frees the                    |
|             |      | legacy interrupts. If not needed for interrupts, these signals can be used as GPI.                                                                                                                                  |
| IDEIRQ      | Ι    | <b>IDE Interrupt Request:</b> This interrupt input is connected to the IDE drive.                                                                                                                                   |

#### LAN Connect Interface Signals

| Name         | Туре | Description                                                                                                                                    |  |
|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| LAN_CLK      | Ι    | LAN I/F Clock: This signal is driven by the LAN Connect                                                                                        |  |
|              |      | component. The frequency range is 5 MHz to 50 MHz.                                                                                             |  |
| LAN_RXD[2:0] | Ι    | <b>Received Data:</b> The LAN Connect component uses these signals to transfer data and control information to the integrated LAN              |  |
|              |      | controller. These signals have integrated weak pull-up resistors.                                                                              |  |
| LAN_TXD[2:0] | 0    | <b>Transmit Data</b> : The integrated LAN controller uses these signals to transfer data and control information to the LAN Connect component. |  |
| LAN_RSTSYNC  | 0    | LAN Reset/Sync: The LAN Connect component's Reset and Sync signals are multiplexed onto this pin.                                              |  |

## Other Clocks

|                                         | Other Clocks |      | /                                                                   |
|-----------------------------------------|--------------|------|---------------------------------------------------------------------|
|                                         | Name         | Туре | Description                                                         |
|                                         | CLK14        | Ι    | Oscillator Clock: This clock is used for 8254 timers. It runs at    |
|                                         |              |      | 14.31818 MHz. This clock is permitted to stop during S3 (or lower)  |
|                                         |              |      | states.                                                             |
|                                         | CLK48        | Ι    | 48 MHz Clock: This clock is used to run the USB controller. IT runs |
| a carial interrunt                      |              |      | at 48.000 MHz.                                                      |
| e serial interrupt                      |              |      | This clock is permitted to stop during S3 (or lower) states.        |
| DDOut signals and                       | SATA_CLKP    | Ι    | 100 MHz Differential Clock: These signals are used to run the       |
| IRQx# signals can<br>or 15 as described | SATA_CLKN    |      | SATA controller. Runs at 100 MHz. This clock is permitted to stop   |
|                                         |              |      | during S3 (or lower) states.                                        |
| has a separate                          | DMI_CLKP,    | Ι    | 100 MHz Differential Clock: These signals are used to run the       |
| nternal I/O APIC in                     | DMI_CLKN     |      | Direct Media Interface. Runs at 100 MHz.                            |
|                                         |              |      |                                                                     |

#### LPC Interface Signals

| Name                                            | Туре | Description                                                                                                                                                                                                                                                                     |
|-------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>LAD[3:0]</b> /<br>FWH[3:0]                   | I/O  | <b>LPC Multiplexed Command, Address, Data:</b> For LAD[3:0], internal pull-ups are provided.                                                                                                                                                                                    |
| <b>LFRAME#</b> /<br>FWH[4]                      | 0    | <b>LPC Frame:</b> LFRAME# indicates the start of an LPC cycle, or an abort.                                                                                                                                                                                                     |
| <b>LDRQ[0]#</b><br><b>LDRQ[1]#</b> /<br>GPI[41] | Ι    | <b>LPC Serial DMA/Master Request Inputs:</b> LDRQ[1:0]# are used to request DMA or bus master access. These signals are typically connected to external Super I/O device. An internal pull-up resistor is provided on these signals.<br>LDRQ[1]# may optionally be used as GPI. |

## **5.2 Intel ICH6-M South Bridge(4)**

### **IDE Interface Signals**

| Name                                 | Туре | Description                                                                                |
|--------------------------------------|------|--------------------------------------------------------------------------------------------|
| DCS1#                                | 0    | IDE Device Chip Selects for 100 Range: For ATA command                                     |
|                                      |      | register block. This output signal is connected to the corresponding                       |
|                                      |      | signal on the IDE connector.                                                               |
| DCS3#                                | 0    | IDE Device Chip Select for 300 Range: For ATA control register                             |
|                                      |      | block. This output signal is connected to the corresponding signal on                      |
|                                      |      | the IDE connector.                                                                         |
| DA[2:0]                              | 0    | <b>IDE Device Address:</b> These output signals are connected to the                       |
|                                      |      | corresponding signals on the IDE connector. They are used to indicate                      |
|                                      |      | which byte in either the ATA command block or control block is                             |
| DD[15:0]                             | I/O  | being addressed.<br><b>IDE Device Data:</b> These signals directly drive the corresponding |
| ענן 12:0]                            | 1/0  | signals on the IDE connector. There is a weak internal pull-down                           |
|                                      |      | resistor on DD7.                                                                           |
| DDREQ                                | I    | <b>IDE Device DMA Request:</b> This input signal is directly driven from                   |
| DDRLQ                                | 1    | the DRQ signal on the IDE connector. It is asserted by the IDE device                      |
|                                      |      | to request a data transfer, and used in conjunction with the PCI bus                       |
|                                      |      | master IDE function and are not associated with any AT compatible                          |
|                                      |      | DMA channel. There is a weak internal pull-down resistor on this                           |
|                                      |      | signal.                                                                                    |
| DDACK#                               | 0    | IDE Device DMA Acknowledge: This signal directly drives the                                |
|                                      |      | DAK# signal on the IDE connector. DDACK# is asserted by the Intel                          |
|                                      |      | ICH6 to indicate to IDE DMA slave devices that a given data transfer                       |
|                                      |      | cycle (assertion of DIOR# or DIOW#) is a DMA data transfer cycle.                          |
|                                      |      | This signal is used in conjunction with the PCI bus master IDE                             |
|                                      |      | function and are not associated with any AT-compatible DMA channel.                        |
| DIOR# / (DWSTB                       | 0    | DIOR# /                                                                                    |
| / RDMARDY#)                          | 0    | <b>Disk I/O Read (PIO and Non-Ultra DMA)</b> : This is the command to                      |
| $f$ <b>RD</b> (m <b>RD</b> 1 $\pi$ ) |      | the IDE device that it may drive data onto the DD lines. Data is                           |
|                                      |      | latched by the ICH6 on the de-assertion edge of DIOR#. The IDE                             |
|                                      |      | device is selected either by the ATA register file                                         |
|                                      |      | chip selects (DCS1# or DCS3#) and the DA lines, or the IDE DMA                             |
|                                      |      | acknowledge (DDAK#)                                                                        |
|                                      |      | Disk Write Strobe (Ultra DMA Writes to Disk): This is the data write                       |
|                                      |      | strobe for writes to disk. When writing to disk, ICH6 drives valid data                    |
|                                      |      | on rising and falling edges of DWSTB.                                                      |
|                                      |      | Disk DMA Ready (Ultra DMA Reads from Disk): This is the DMA                                |
|                                      |      | ready for reads from disk. When reading from disk, ICH6 de-asserts                         |
|                                      |      | RDMARDY# to pause burst data transfers.                                                    |

#### **IDE Interface Signals (Continued)**

| Name            | Туре | Description                                                             |
|-----------------|------|-------------------------------------------------------------------------|
| DIOW# / (DSTOP) | 0    | Disk I/O Write (PIO and Non-Ultra DMA): This is the command to          |
|                 |      | the IDE device that it may latch data from the DD lines. Data is        |
|                 |      | latched by the IDE device on the de-assertion edge of DIOW#. The        |
|                 |      | IDE device is selected either by the ATA register file chip selects     |
|                 |      | (DCS1# or DCS3#) and the DA lines, or the IDE DMA acknowledge           |
|                 |      | (DDAK#).                                                                |
|                 |      | Disk Stop (Ultra DMA): ICH6 asserts this signal to terminate a burst.   |
| IORDY / (DRSTB  | Ι    | I/O Channel Ready (PIO): This signal will keep the strobe active        |
| / WDMARDY#)     |      | (DIOR# on reads, DIOW# on writes) longer than the minimum width.        |
|                 |      | It adds wait-states to PIO transfers.                                   |
|                 |      | Disk Read Strobe (Ultra DMA Reads from Disk): When reading from         |
|                 |      | disk, ICH6 latches data on rising and falling edges of this signal from |
|                 |      | the disk.                                                               |
|                 |      | Disk DMA Ready (Ultra DMA Writes to Disk): When writing to              |
|                 |      | disk, this is de-asserted by the disk to pause burst data transfers.    |

### System Management Interface Signals

| Name        | Туре   | Description                                                             |
|-------------|--------|-------------------------------------------------------------------------|
| INTRUDER#   | Ι      | <b>Intruder Detect:</b> This signal can be set to disable system if box |
|             |        | detected open.                                                          |
|             |        | This signal's status is readable, so it can be used like a GPI if the   |
|             |        | Intruder Detection is not needed.                                       |
| SMLINK[1:0] | OD I/O | System Management Link: SMBus link to optional external system          |
|             |        | management ASIC or LAN controller. External pull-ups are required.      |
|             |        | Note that SMLINK0 corresponds to an SMBus Clock signal, and             |
|             |        | SMLINK1 corresponds to an SMBus Data signal.                            |
| LINKALERT#  | OD I/O | SMLink Alert: Output of the integrated LAN and input to either the      |
|             |        | integrated ASF or an external management controller in order for the    |
|             |        | LAN's SMLINK slave to be serviced.                                      |

### **SM Bus Interface Signals**

| Name       | Туре   | Description                                                     |  |
|------------|--------|-----------------------------------------------------------------|--|
| SMBDATA    | OD I/O | <b>SMBus Data:</b> External pull-up resistor is required.       |  |
| SMBCLK     | OD I/O | SMBus Clock: External pull-up resistor is required.             |  |
| SMBALERT#/ |        | SMBus Alert: This signal is used to wake the system or generate |  |
| GPI[11]    |        | SMI#. If not used for SMBALERT#, it can be used as a GPI.       |  |

## **5.2 Intel ICH6-M South Bridge(5)**

#### **USB Interface Signals**

| Name                         | Туре | Description                                                                      |
|------------------------------|------|----------------------------------------------------------------------------------|
| USBP[0]P,                    | I/O  | Universal Serial Bus Port [1:0] Differential: These differential pairs           |
| USBP[0]N,                    |      | are used to transmit Data/Address/Command signals for ports 0 and 1.             |
| USBP[1]P,                    |      | These ports can be routed to UHCI controller #1 or the EHCI                      |
| USBP[1]N                     |      | controller.                                                                      |
|                              |      | <b>NOTE:</b> No external resistors are required on these signals. The ICH6       |
|                              |      | integrates 15 K $\Omega$ pull-downs and provides an output driver                |
|                              |      | impedance of $45\Omega$ which requires no external series resistor               |
| USBP[2]P,                    | I/O  | Universal Serial Bus Port [3:2] Differential: These differential pairs           |
| USBP[2]N,                    |      | are used to transmit data/address/command signals for ports 2 and 3.             |
| USBP[3]P,                    |      | These ports can be routed to UHCI controller #2 or the EHCI                      |
| USBP[3]N                     |      | controller.                                                                      |
|                              |      | <b>NOTE:</b> No external resistors are required on these signals. The ICH6       |
|                              |      | integrates 15 K $\Omega$ pull-downs and provides an output driver                |
|                              |      | impedance of $45 \Omega$ which requires no external series resistor              |
| USBP[4]P,                    | I/O  | Universal Serial Bus Port [5:4] Differential: These differential pairs           |
| USBP[4]N,                    |      | are used to transmit Data/Address/Command signals for ports 4 and 5.             |
| USBP[5]P,                    |      | These ports can be routed to UHCI controller #3 or the EHCI                      |
| USBP[5]N                     |      | controller.                                                                      |
|                              |      | <b>NOTE:</b> No external resistors are required on these signals. The ICH6       |
|                              |      | integrates 15 K $\Omega$ pull-downs and provides an output driver                |
|                              |      | impedance of $45 \Omega$ which requires no external series resistor              |
| USBP[6]P,                    | I/O  | Universal Serial Bus Port [7:6] Differential: These differential pairs           |
| USBP[6]N,                    |      | are used to transmit Data/Address/Command signals for ports 6 and 7.             |
| USBP[7]P,                    |      | These ports can be routed to UHCI controller #4 or the EHCI                      |
| USBP[7]N                     |      | controller.                                                                      |
|                              |      | <b>NOTE:</b> No external resistors are required on these signals. The ICH6       |
|                              |      | integrates 15 K $\Omega$ pull-downs and provides an output driver                |
|                              |      | impedance of $45 \Omega$ which requires no external series resistor              |
| OC[3:0]#                     | Ι    | <b>Overcurrent Indicators</b> : These signals set corresponding bits in the      |
| OC[4]# / GPI[9]              |      | USB controllers to indicate that an overcurrent condition has                    |
| OC[5]#/GPI[10]               |      | occurred.                                                                        |
| OC[6]# / GPI[14]             |      | OC[7:4]# may optionally be used as GPIs.<br>NOTE: OC[7:0]# are not 5 V tolerant. |
| OC[7]# / GPI[15]<br>USBRBIAS | 0    | <b>USB Resistor Bias:</b> Analog connection point for an external resistor.      |
| USDADIAS                     |      | Used to set transmit currents and internal load resistors.                       |
| USBRBIAS#                    | I    | USB Resistor Bias Complement: Analog connection point for an                     |
| USDKDIA5#                    | 1    | external resistor. Used to set transmit currents and internal load               |
|                              |      | resistors.                                                                       |
|                              |      | 103131013.                                                                       |

#### **EEPROM Interface Signals**

| Name     | Туре | Description                                                                 |
|----------|------|-----------------------------------------------------------------------------|
| EE_SHCLK | 0    | <b>EEPROM Shift Clock</b> : This signal is the serial shift clock output to |
|          |      | the EEPROM.                                                                 |
| EE_DIN   | Ι    | <b>EEPROM Data In:</b> This signal transfers data from the EEPROM to        |
|          |      | the Intel ® ICH6. This signal has an integrated pull-up resistor.           |
| EE_DOUT  | 0    | <b>EEPROM Data Out</b> : This signal transfers data from the ICH6 to the    |
|          |      | EEPROM.                                                                     |
| EE_CS    | 0    | <b>EEPROM Chip Select</b> : This is the chip select signal to the           |
|          |      | EEPROM.                                                                     |

#### **Miscellaneous Signals** Name Туре Description INTVRMEN Internal Voltage Regulator Enable: This signal enables the internal T 1.5 V Suspend regulator when connected to VccRTC. When connected to Vss, the internal regulator is disabled Speaker: The SPKR signal is the output of counter 2 and is internally 0 SPKR "ANDed" with Port 61h bit 1 to provide Speaker Data Enable. This signal drives an external speaker driver device that in turn drives the system speaker. Upon PLTRST#, its output state is 0. NOTE: SPKR is sampled at the rising edge of PWROK as a functional strap. See Section 2.22.1 for more details. There is a weak integrated pull-down resistor on SPKR pin. **RTC Reset:** When asserted, this signal resets register bits in the RTC RTCRST# Ι well. NOTES: Unless CMOS is being cleared (only to be done in the G3 power state), the RTCRST# input must always be high when all other RTC power planes are on. In the case where the RTC battery is dead or missing on the 2. platform, the RTCRST# pin must rise before the RSMRST# pin. **TP[0] Test Point 0:** This signal must have an external pull-up to Ι VccSus3 3. Test Point 1: Route signal to a test point. **TP**[1] 0 **TP[2]** 0 Test Point 2: Route signal to a test point. **TP[3]** Test Point 3: Route signal to a test point. Ι **TP[4]** 0 Test Point 4: Route signal to a test point.

## **5.2 Intel ICH6-M South Bridge(6)**

### **Power Management Interface Signals**

| Name        | Туре | Description                                                              |   |
|-------------|------|--------------------------------------------------------------------------|---|
| PWRBTN#     | I    | Power Button: The Power Button will cause SMI# or SCI to indicate        | ] |
|             |      | a system request to go to a sleep state. If the system is already in a   |   |
|             |      | sleep state, this signal will cause a wake event. If PWRBTN# is          |   |
|             |      | pressed for more than 4 seconds, this will cause an unconditional        |   |
|             |      | transition (power button override) to the S5 state. Override will occur  |   |
|             |      | even if the system is in the S1-S4 states. This signal has an internal   |   |
|             |      | pull-up resistor and has an internal 16 ms de-bounce on the input.       |   |
| RI#         | Ι    | Ring Indicate: This signal is an input from a modem. It can be           |   |
|             |      | enabled as a wake event, and this is preserved across power failures.    |   |
| SYS_RESET#  | Ι    | System Reset: This pin forces an internal reset after being debounced.   | r |
|             |      | The ICH6 will reset immediately if the SMBus is idle; otherwise, it      |   |
|             |      | will wait up to 25 ms $\pm$ 2 ms for the SMBus to idle before forcing a  |   |
|             |      | reset on the system.                                                     |   |
| RSMRST#     | I    | Resume Well Reset: This signal is used for resetting the resume          |   |
|             |      | power plane logic.                                                       |   |
| LAN_RST#    | I    | LAN Reset: When asserted, the internal LAN controller will be put        |   |
|             |      | into reset. This signal must be asserted for at least 10 ms after the    |   |
|             |      | resume well power (VccSus3_3 and VccSus1_5) is valid. When               |   |
|             |      | de-asserted, this signal is an indication that the resume well power is  |   |
|             |      | stable.                                                                  |   |
|             |      | NOTE: LAN_RST# must de-assert at some point to complete ICH6             |   |
|             |      | power up sequencing.                                                     |   |
| WAKE#       | I    | PCI Express* Wake Event: Sideband wake signal on PCI Express             |   |
|             |      | asserted by components requesting wakeup.                                | Ļ |
| MCH_SYNC#   | I    | MCH SYNC: This input is internally ANDed with the PWROK                  | 5 |
|             |      | input.                                                                   |   |
|             |      | Connected to the ICH_SYNC# output of (G)MCH.                             | L |
| SUS_STAT# / | 0    | Suspend Status: This signal is asserted by the ICH6 to indicate that     | 1 |
| LPCPD#      |      | the system will be entering a low power state soon. This can be          |   |
|             |      | monitored by devices with memory that need to switch from normal         |   |
|             |      | refresh to suspend refresh mode. It can also be used by other            |   |
|             |      | peripherals as an indication that they should isolate their outputs that |   |
|             |      | may be going to powered-off planes. This signal is called LPCPD# on      |   |
|             |      | the LPC I/F.                                                             |   |
| SUSCLK      | 0    | Suspend Clock: This clock is an output of the RTC generator circuit      |   |
|             |      | to use by other chips for refresh clock.                                 |   |
| VRMPWRGD    | I    | VRM Power Good: This should be connected to be the processor's           | L |
|             |      | VRM Power Good signifying the VRM is stable. This signal is              |   |
|             |      | internally ANDed with the PWROK input.                                   |   |

#### **Power Management Interface Signals (Continued)**

| Name      | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLTRST#   | 0    | <b>Platform Reset:</b> The ICH6 asserts PLTRST# to reset devices on the platform (e.g., SIO, FWH, LAN, (G)MCH, IDE, TPM, etc.). The ICH6 asserts PLTRST# during power-up and when S/W initiates a hard reset sequence through the Reset Control register (I/O Register CF9h). The ICH6 drives PLTRST# inactive a minimum of 1 ms after both PWROK and VRMPWRGD are driven high. The ICH6 drives PLTRST# active a minimum of 1 ms when initiated through the Reset Control register (I/O Register CF9h). <b>NOTE:</b> PLTRST# is in the VccSus3_3 well.                 |
| THRM#     | Ι    | <b>Thermal Alarm:</b> This is an active low signal generated by external hardware to generate an SMI# or SCI.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| THRMTRIP# | I    | <b>Thermal Trip</b> : When low, this signal indicates that a thermal trip<br>from the processor occurred, and the ICH6 will immediately<br>transition to a S5 state. The ICH6 will not wait for the processor stop<br>grant cycle since the processor has overheated.                                                                                                                                                                                                                                                                                                  |
| SLP_S3#   | 0    | <b>S3 Sleep Control:</b> SLP_S3# is for power plane control. This signal shuts off power to all non-critical systems when in S3 (Suspend To RAM), S4 (Suspend to Disk), or S5 (Soft Off) states.                                                                                                                                                                                                                                                                                                                                                                       |
| SLP_S4#   | 0    | <b>S4 Sleep Control</b> : SLP_S4# is for power plane control. This signal shuts power to all non-critical systems when in the S4 (Suspend to Disk) or S5 (Soft Off) state.<br><b>NOTE:</b> This pin must be used to control the DRAM power in order to use the ICH6's DRAM power-cycling feature. Refer to Chapter 5.14.10.2 for details.                                                                                                                                                                                                                              |
| SLP_S5#   | 0    | <b>S5 Sleep Control:</b> SLP_S5# is for power plane control. This signal is used to shut power off to all non-critical systems when in the S5 (Soft Off) states.                                                                                                                                                                                                                                                                                                                                                                                                       |
| PWROK     | Ι    | <b>Power OK:</b> When asserted, PWROK is an indication to the ICH6 that core power has been stable for at least 99 ms and PCICLK has been stable for at least 1 mS. An exception to this rule is if the system is in S3 HOT, in which PWROK may or may notstay asserted even though PCICLK may be inactive. PWROK can be driven asynchronously. When PWROK is negated, the ICH6 asserts PLTRST#.<br><b>NOTE:</b> PWROK must de-assert for a minimum of three RTC clock periods in order for the ICH6 to fully reset the power and properly generate the PLTRST# output |

## **5.2 Intel ICH6-M South Bridge(7)**

### **Processor Interface Signals**

| Name      | Туре | Description                                                             |
|-----------|------|-------------------------------------------------------------------------|
| A20M#     | 0    | Mask A20: A20M# will go active based on either setting the              |
|           |      | appropriate bit in the Port 92h register, or based on the A20GATE       |
|           |      | input being active.                                                     |
| CPUSLP#   | 0    | Processor Sleep: This signal puts the processor into a state that saves |
|           |      | substantial power compared to Stop-Grant state. However, during that    |
|           |      | time, no snoops occur.                                                  |
|           |      | The Intel® ICH6 can optionally assert the CPUSLP# signal when           |
|           |      | going to the S1 state, and will always assert it when going to C3 or    |
|           |      | C4.                                                                     |
| FERR#     | Ι    | Numeric Coprocessor Error: This signal is tied to the coprocessor       |
|           |      | error signal on the processor. FERR# is only used if the ICH6           |
|           |      | coprocessor error reporting function is enabled in the OIC.CEN          |
|           |      | register (Chipset ConfigurationRegisters:Offset 31FFh: bit 1). If       |
|           |      | FERR# is asserted, the ICH6 generates an internal IRQ13 to its          |
|           |      | interrupt controller unit. It is also used to gate the IGNNE# signal to |
|           |      | ensure that IGNNE# is not asserted to the processor unless FERR# is     |
|           |      | active. FERR# requires an external weak pull-up to ensure a high        |
|           |      | level when the coprocessor error function is disabled.                  |
|           |      | NOTE: FERR# can be used in some states for notification by the          |
|           |      | processor of pending interrupt events. This functionality is            |
|           |      | independent of the OIC register bit setting.                            |
| IGNNE# (  |      | Ignore Numeric Error: This signal is connected to the ignore error      |
|           |      | pin on the processor. IGNNE# is only used if the ICH6 coprocessor       |
|           |      | error reporting function is enabled in the OIC.CEN register (Chipset    |
|           |      | Configuration Registers:Offset 31FFh: bit 1). If FERR# is active,       |
|           |      | indicating a coprocessor error, a write to the Coprocessor Error        |
|           |      | register (I/O register F0h) causes the IGNNE# to be asserted.           |
|           |      | IGNNE# remains asserted until FERR# is negated. If FERR# is not         |
|           |      | asserted when the Coprocessor Error register is written, the IGNNE#     |
|           |      | signal is not asserted.                                                 |
| INIT#     | 0    | Initialization: INIT# is asserted by the ICH6 for 16 PCI clocks to      |
|           |      | reset the processor.                                                    |
|           |      | ICH6 can be configured to support processor Built In Self Test          |
|           |      | (BIST).                                                                 |
| INIT3_3V# | 0    | <b>Initialization 3.3 V:</b> This is the identical 3.3 V copy of INIT#  |
|           |      | intended for Firmware Hub.                                              |
| INTR      | 0    | Processor Interrupt: INTR is asserted by the ICH6 to signal the         |
|           |      | processor that an interrupt request is pending and needs to be          |
|           | 1    | serviced. It is an asynchronous output and normally driven low.         |

#### **Processor Interface Signals (Continued)**

| Name                  | Туре    | Description                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NMI                   | 0       | <b>Non-Maskable Interrupt:</b> NMI is used to force a non-Maskable interrupt to the processor. The ICH6 can generate an NMI when either SERR# is asserted or IOCHK# goes active via the SERIRQ# stream. The processor detects an NMI when it detects a rising edge of NMI. NMI is reset by setting the corresponding NMI source enable/disable bit in the NMI Status and Control register (I/O Register 61h). |  |
| SMI#                  | 0       | System Management Interrupt: SMI# is an active low output<br>synchronous to PCICLK. It is asserted by the ICH6 in response to one<br>of many enabled hardware or software events.                                                                                                                                                                                                                             |  |
| STPCLK#               | 0       | Stop Clock Request: STPCLK# is an active low output synchronous<br>to PCICLK. It is asserted by the ICH6 in response to one of many<br>hardware or software events.<br>When the processor samples STPCLK# asserted, it responds by<br>stopping its internal clock.                                                                                                                                            |  |
| RCIN#                 | I       | <b>Keyboard Controller Reset CPU:</b> The keyboard controller can<br>generate INIT# to the processor. This saves the external OR gate with<br>the ICH6's other sources of INIT#. When the ICH6 detects the<br>assertion of this signal, INIT# is generated for 16 PCI clocks.<br><b>NOTE:</b> The ICH6 will ignore RCIN# assertion during transitions to<br>the S1, S3, S4, and S5 states.                    |  |
| A20GATE               | Ι       | <b>A20 Gate:</b> A20GATE is from the keyboard controller. The signal acts as an alternative method to force the A20M# signal active. It saves the external OR gate needed with various other chipsets.                                                                                                                                                                                                        |  |
| CPUPWRGD /<br>GPO[49] | OD<br>O | <b>Processor Power Good:</b> This signal should be connected to the processor's PWRGOOD input to indicate when the processor power is valid. This is an open- drain output signal (external pull-up resistor required) that represents a logical AND of the ICH6's PWROK and VRMPWRGD signals. This signal may optionally be configured as a GPO.                                                             |  |

## 5.2 Intel ICH6-M South Bridge(8)

#### **General Purpose I/O Signals 1,2**

| Name        | Туре | Tolerance |        | Description                                                                                                                                                    |
|-------------|------|-----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPO[49]     | OD O | V_CPU_IC  |        | This signal is fixed as output only and can instead be used as CPUPWRGD.                                                                                       |
| GPO[48]     | 0    | 3.3 V     | Core   | This signal is fixed as output only and can instead be used as GNT4#.                                                                                          |
| GPIO[47:42] | N/A  | N/A       | N/A    | This signal is not implemented.                                                                                                                                |
| GPI[41]     | Ι    | 3.3 V     | Core   | This signal is fixed as input only and can be used instead as LDRQ1#.                                                                                          |
| GPI[40]     | Ι    | 5 V       | Core   | This signal is fixed as input only and can be used instead as REQ4#.                                                                                           |
| GPIO[39:35] | N/A  | N/A       | N/A    | This signal is not implemented.                                                                                                                                |
| GPIO[34:33] | I/O  | 3.3 V     | Core   | This signal can be input or output and is unmultiplexed                                                                                                        |
| GPIO[32]    | I/O  | 3.3 V     | Core   | This signal can be input or output.                                                                                                                            |
| GPI[31]     | Ι    | 3.3 V     | Core   | This signal is fixed as input only and can instead be used for SATA[3]GP.                                                                                      |
| GPI[30]     | Ι    | 3.3 V     | Core   | This signal is fixed as input only and can instead be used for SATA[2]GP.                                                                                      |
| GPI[29]     | Ι    | 3.3 V     | Core   | This signal is fixed as input only and can instead be used for SATA[1]GP.                                                                                      |
| GPIO[28:27] | I/O  | 3.3 V     | Resume | This signal can be input or output and is unmultiplexed.                                                                                                       |
| GPI[26]     | Ι    | 3.3 V     | Core   | This signal is fixed as input only and can instead be used for SATA[0]GP.                                                                                      |
| GPIO[25]    | I/O  | 3.3 V     | Resume | This signal can be input or output and is<br>unmultiplexed. It is a strap for internal Vcc2_5<br>regulator. See Section 2.22.1.                                |
| GPIO[24]    | I/O  | 3.3 V     | Resume | This signal can be input or output and is unmultiplexed.                                                                                                       |
| GPO[23]     | 0    | 3.3 V     | Core   | This signal is fixed as output only.                                                                                                                           |
| GPIO[22]    | N/A  | N/A       | N/A    | This signal is not Implemented                                                                                                                                 |
| GPO[21]     | 0    | 3.3 V     | Core   | This signal is fixed as output only and is unmultiplexed                                                                                                       |
| GPO[20]     | 0    | 3.3 V     | Core   | This signal is fixed as output only.                                                                                                                           |
| GPO[19]     | 0    | 3.3 V     | Core   | This signal is fixed as output only.<br><b>NOTE:</b> GPO[19] may be programmed to blink<br>(controllable by GPO_BLINK (D31:F0:Offset<br>GPIOBASE+18h:bit 19)). |

#### General Purpose I/O Signals 1,2 (Continued)

| Name        | Туре | Tolerance | <b>Power Well</b> | Description                                                                                                                                                                          |
|-------------|------|-----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPO[18]     | 0    | 3.3 V     | Core              | This signal is fixed as output only.<br><b>NOTE:</b> GPO[18] will blink by default<br>immediately after reset (controllable by<br>GPO_BLINK (D31:F0:Offset<br>GPIOBASE+18h:bit 18)). |
| GPO[17]     | 0    | 3.3 V     | Core              | This signal is fixed as output only and can be used instead as PCI GNT[5]#.                                                                                                          |
| GPO[16]     | 0    | 3.3 V     | Core              | This signal is fixed as output only and can be used instead as PCI GNT[6]#.                                                                                                          |
| GPI[15:14]3 | Ι    | 3.3 V     | Resume            | This signal is fixed as input only and can be used instead as OC[7:6]#                                                                                                               |
| GPI[13]3    | I    | 3.3 V     | Resume            | This signal is fixed as input only and is unmultiplexed.                                                                                                                             |
| GPI[12]3    | Ι    | 3.3 V     | Core              | This signal is fixed as input only and is unmultiplexed.                                                                                                                             |
| GPI[11]3    | Ι    | 3.3 V     | Resume            | This signal is fixed as input only and can be use instead as SMBALERT#.                                                                                                              |
| GPI[10:9]3  | Ι    | 3.3 V     | Resume            | This signal is fixed as input only and can be use instead as OC[5:4]#.                                                                                                               |
| GPI[8]3     | Ι    | 3.3 V     | Resume            | This signal is fixed as input only and is unmultiplexed.                                                                                                                             |
| GPI[7]3     | Ι    | 3.3 V     | Core              | This signal is fixed as input only and is unmultiplexed.                                                                                                                             |
| GPI[6]3     | Ι    | 3.3 V     | Core              | This signal is fixed as input only.                                                                                                                                                  |
| GPI[5:2]3   | Ι    | 5 V       | Core              | This signal is fixed as input only and can be used instead as PIRQ[H:E]#.                                                                                                            |
| GPI[1:0]3   | Ι    | 5 V       | Core              | This signal is fixed as input only and can be use instead as PCI REQ[6:5]#.                                                                                                          |

#### NOTES:

1.All inputs are sticky. The status bit remains set as long as the input was asserted for two clocks.GPIs are sampled on PCI clocks in S0/S1. GPIs are sampled on RTC clocks in S3/S4/S5. 2.Some GPIOs exist in the VccSus3\_3 power plane. Care must be taken to make sure GPIO signals are not driven high into powered-down planes. Some ICH6 GPIOs may be connected to pins on devices that exist in the core well. If these GPIOs are outputs, there is a danger that a loss of core power (PWROK low) or a Power Button Override event will result in the Intel ICH6 driving a pin to a logic 1 to another device that is powered down. 3.GPI[15:0] can be configured to cause a SMI# or SCI. Note that a GPI can be routed to either an SMI# or an SCI, but not both.

## 5.2 Intel ICH6-M South Bridge(9)

| Name          | Туре | Description                                                             |
|---------------|------|-------------------------------------------------------------------------|
| ACZ_RST#      | 0    | AC '97/Intel ® High Definition Audio Reset: Master hardware reset       |
|               |      | to external codec(s).                                                   |
| ACZ_SYNC      | 0    | AC '97/Intel High Definition Audio Sync: 48 kHz fixed rate sample       |
|               |      | sync to the codec(s). Also used to encode the stream number.            |
| ACZ_BIT_CLK   | I/O  | AC '97 Bit Clock Input: 12.288 MHz serial data clock generated by       |
|               |      | the external codec(s). This signal has an integrated pull-down resistor |
|               |      | (see Note below).                                                       |
|               |      | Intel High Definition Audio Bit Clock Output: 24.000 MHz serial         |
|               |      | data clock generated by the Intel® High Definition Audio controller     |
|               |      | (the Intel ICH6). Thissignal has an integrated pull-down resistor so    |
|               |      | that ACZ_BIT_CLK does not float when an                                 |
|               |      | Intel High Definition Audio codec (or no codec) is connected but the    |
|               |      | signals are temporarily configured as AC '97.                           |
| ACZ_SDOUT     | 0    | AC '97/Intel High Definition Audio Serial Data Out: Serial TDM          |
|               |      | data output to the codec(s). This serial output is double-pumped for a  |
|               |      | bit rate of 48 Mb/s for Intel High Definition Audio.                    |
|               |      | <b>NOTE:</b> ACZ_SDOUT is sampled at the rising edge of PWROK as a      |
|               |      | functional strap. See Section 2.22.1 for more details. There is a weak  |
|               |      | integrated pull-down resistor on the ACZ_SDOUT pin.                     |
| ACZ_SDIN[2:0] | I    | AC '97/Intel High Definition Audio Serial Data In [2:0]: Serial         |
|               |      | TDM data inputs from the three codecs. The serial input is              |
|               |      | single-pumped for a bit rate of 24 Mb/s for Intel High Definition       |
|               |      | Audio. These signals have integrated pull-down resistors, which are     |
|               |      | always enabled.                                                         |
|               |      |                                                                         |

#### AC '97/Intel ® High Definition Audio Link Signals

**NOTES:** 

1. Some signals have integrated pull-ups or pull-downs. Consult table in Section 3.1 for details.

2. Intel High Definition Audio mode is selected through D30:F1:40h, bit 0: AZ/AC97#. This bit selects the mode of the shared Intel High Definition Audio/AC '97 signals. When set to 0 AC '97 mode is selected. When set to 1 Intel High Definition Audio mode is selected. The bit defaults to 0 (AC '97 mode).

#### **Firmware Hub Interface Signals**

| Name       | Туре | Description                                                      |  |
|------------|------|------------------------------------------------------------------|--|
| FWH[3:0] / | I/O  | Firmware Hub Signals. These signals are multiplexed with the LPC |  |
| LAD[3:0]   |      | address signals.                                                 |  |
| FWH[4] /   | 0    | Firmware Hub Signals. This signal is multiplexed with the LPC    |  |
| LFRAME#    |      | LFRAME# signal.                                                  |  |

#### **Power and Ground Signals** Name **Description** Vcc3 3 3.3 V supply for core well I/O buffers (22 pins). This power may be shut off in S3. S4. S5 or G3 states. 1.5 V supply for core well logic, group A (52 pins). This power may be shut off in Vcc1 5 A S3, S4, S5 or G3 states. 1.5 V supply for core well logic, group B (45 pins). This power may be shut off in Vcc1 5 B S3, S4, S5 or G3 states. 2.5V supply for internal logic (2 pins). This power may be shut off in S3, S4, S5 or Vcc2 5 G3 states **NOTE:** This voltage may be generated internally (see Section 2.22.1 for strapping option). If generated internally, these pins should not be connected to an external supply. V5REF Reference for 5 V tolerance on core well inputs (2 pins). This power may be shut off in S3, S4, S5 or G3 states. 3.3 V supply for resume well I/O buffers (20 pins). This power is not expected to VccSus3 3 be shut off unless the system is unplugged. 1.5 V supply for resume well logic (3 pin). This power is not expected to be shut VccSus1 5 off unless the system is unplugged. This voltage may be generated internally (see Section 2.22.1 for strapping option). If generated internally, these pins should not be connected to an external supply. V5REF\_Sus Reference for 5 V tolerance on resume well inputs (1 pin). This power is not expected to be shut off unless the system is unplugged. 3.3 V (can drop to 2.0 V min. in G3 state) supply for the RTC well (1 pin). This VccRTC power is not expected to be shut off unless the RTC battery is removed or completely drained. **NOTE:** Implementations should not attempt to clear CMOS by using a jumper to pull VccRTC low. Clearing CMOS in an ICH6-based platform can be done by using a jumper on RTCRST# or GPI. 1.5 V supply for core well logic (1 pin). This signal is used for the USB PLL. This VccUSBPLL power may be shut off in S3, S4, S5 or G3 states. This signal must be powered even if USB not used. 1.5 V supply for core well logic (1 pins). This signal is used for the DMI PLL. This VccDMIPLL power may be shut off in S3, S4, S5 or G3 states. 1.5 V supply for core well logic (1 pins). This signal is used for the SATA PLL. VccSATAPLL This power may be shut off in S3, S4, S5 or G3 states. This signal must be powered even if SATA not used. Powered by the same supply as the processor I/O voltage (3 pins). This supply is V CPU IO used to drive the processor interface signals listed in Table 2-13. Vss Grounds (172 pins).

## **5.2 Intel ICH6-M South Bridge(10)**

#### **Functional Strap Definitions 1**

| Signal         | Usage           | When Sampled   | Description                                         |
|----------------|-----------------|----------------|-----------------------------------------------------|
| GNT[6]#/       | Top-Block Swa   | Rising Edge of | The signal has a weak internal pull-up. If the      |
| GPO[16]        | Override        | PWROK          | signal is sampled low, this indicates that the      |
|                |                 |                | system is strapped to the "top-block swap" mode     |
|                |                 |                | (ICH6 inverts A16 for all cycles targeting FWH      |
|                |                 |                | BIOS space). The status of this strap is readable   |
|                |                 |                | via the Top Swap bit (Chipset Configuration         |
|                |                 |                | Registers:Offset 3414h:bit 0). Note that software   |
|                |                 |                | will not be able to clear the Top-Swap bit until    |
|                |                 |                | the system is rebooted without GNT6# being          |
|                | D 1             |                | pulled down.                                        |
| LINKALERT<br># | Reserved        |                | This signal requires an external pull-up resistor.  |
| SPKR           | No Reboot       | Rising Edge    | The signal has a weak internal pull-down. If the    |
|                |                 | ofPWROK        | signal is sampled high, this indicates that the     |
|                |                 |                | system is strapped to.the "No Reboot" mode          |
|                |                 |                | (ICH6 will disable the TCO Timer. system            |
|                |                 |                | reboot feature). The status of this strap is        |
|                |                 |                | readable. via the NO REBOOT bit (Chipset            |
|                |                 |                | Configuration. Registers:Offset 3410h:bit 5).       |
| INTVRMEN       | IntegratedVccSu | Always         | This signal enables integrated VccSus1_5 VRM        |
|                | 1_5VRM          |                | when.sampled high.                                  |
|                | Enable/Disable  |                |                                                     |
| GPIO[25]       | Integrated      | Rising Edge of | This signal enables integrated Vcc2_5 VRM           |
|                | Vcc2_5 VRM      | RSMRST#        | when sampled low. This signal has a weak            |
|                | Enable/ Disable |                | internal pull-up during RSMRST# and is              |
|                |                 |                | disabled within 100 ms after RSMRST#                |
|                |                 |                | de-asserts.                                         |
| EE_CS          | Reserved        |                | This signal has a weak internal pull-down.          |
|                |                 |                | <b>NOTE:</b> This signal should not be pulled high. |
| GNT[5]#/       | Boot BIOS       | Rising Edge of | This signal has a weak internal pull-up. Allows     |
| GPO[17]        | Destination     | PWROK          | for select memory ranges to be forwarded out the    |
|                | Selection       |                | PCI Interface as opposed to the Firmware Hub.       |
|                |                 |                | When sampled high, destination is LPC. Also         |
|                |                 |                | controllable via Boot BIOS Destination bit          |
|                |                 |                | (Chipset Configuration Registers:Offset             |
|                |                 |                | 3410h:bit 3).                                       |
|                |                 |                | <b>NOTE:</b> This functionality intended for        |
|                |                 |                | debug/testing only.                                 |

#### **Functional Strap Definitions 1 (Continued)**

| Signal        | Usage                                                                   | When Sampled            | Description                                                                                                                                                                                                                                                                                                                                                           |
|---------------|-------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EE_DOUT       | Reserved                                                                |                         | This signal has a weak internal pull-up.<br><b>NOTE:</b> This signal should not be pulled low.                                                                                                                                                                                                                                                                        |
| ACZ_SDOU<br>T | XOR Chain<br>Entrance / PCI<br>Express* Port<br>Configu-ration<br>bit 1 | Rising Edge of<br>PWROK | Allows entrance to XOR Chain testing when<br>TP[3] pulled low at rising edge of PWROK. See<br>Chapter 24 for XOR Chain functionality<br>information.<br>When TP[3] not pulled low at rising edge of<br>PWROK, sets bit 1 of RPC.PC (Chipset<br>Configuration Registers:Offset 224h). See<br>Section 7.1.30 for details.<br>This signal has a weak internal pull-down. |
| ACZ_SYNC      | PCI Express Por<br>Configu-ration<br>bit 0                              | Rising Edge of<br>PWROK | This signal has a weak internal pull-down.<br>Sets bit 0 of RPC.PC (Chipset Configuration<br>Registers: Off set 224h). See Section 7.1.30 for<br>details.                                                                                                                                                                                                             |
| TP[1]         | Reserved                                                                |                         | This signal has a weak internal pull-down.<br><b>NOTE:</b> This signal should not be pulled high.                                                                                                                                                                                                                                                                     |
| SATALED#      | Reserved                                                                |                         | This signal has a weak internal pull-up enabled<br>only when PLTRST# is asserted.<br><b>NOTE:</b> This signal should not be pulled low.                                                                                                                                                                                                                               |
| REQ[4:1]#     | XOR Chain<br>Selection                                                  | Rising Edge of<br>PWROK | See Chapter 24 for functionality information.                                                                                                                                                                                                                                                                                                                         |
| TP[3]         | XOR Chain<br>Entrance                                                   | Rising Edge of<br>PWROK | See Chapter 24 for functionality information.<br>This signal has a weak internal pull-up.<br><b>NOTE:</b> This signal should not be pulled low<br>unless using XOR Chain testing.                                                                                                                                                                                     |

### **Real Time Clock Interface**

| Name  | Туре    | Description                                                                                                                                                       |
|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTCX1 | Special | <b>Crystal Input 1:</b> This signal is connected to the 32.768 kHz crystal. If no external crystal is used, then RTCX1 can be driven with the desired clock rate. |
| RTCX2 |         | <b>Crystal Input 2:</b> This signal is connected to the 32.768 kHz crystal. If no external crystal is used, then RTCX2 should be left floating.                   |

## 6. System Block Diagram



## 7. Maintenance Diagnostics

## 7.1 Introduction

Each time the computer is turned on, the system BIOS runs a series of internal checks on the hardware. This poweron self test (post) allows the computer to detect problems as early as the power-on stage. Error messages of post can alert you to the problems of your computer.

If an error is detected during these tests, you will see an error message displayed on the screen. If the error occurs before the display is initialized, then the screen cannot display the error message. Error codes or system beeps are used to identify a post error that occurs when the screen is not available.

The value for the diagnostic port is written at the beginning of the test. Therefore, if the test failed, the user can determine where the problem occurred by reading the last value written to the port-80H by the debug card plug at MINI PCI slot.

## 7.2 Maintenance Diagnostics

7.2.1 Diagnostic Tool for Mini PCI Slot :



P/N:411906900001 Description: PWA; PWA-MPDOG/MINI PCI DOGKILLER CARD Note: Order it from MIC/TSSC

### 7.3 Error Codes-1

Following is a list of error codes in sequent display on the MINI PCI debug board.

| Code | POST Routine Description          | Γ |
|------|-----------------------------------|---|
| 10h  | Some Type of Lone Reset           |   |
| 11h  | Turn off FAST A20 for Post        |   |
| 12h  | Signal Power On Reset             |   |
| 13h  | Initialize the Chipset            |   |
| 14h  | Search for ISA Bus VGA Adapter    |   |
| 15h  | Reset Counter / Timer 1           |   |
| 16h  | User Register Config through CMOS |   |
| 17h  | Size Memory                       |   |
| 18h  | Dispatch to RAM Test              |   |
| 19h  | Check sum the ROM                 |   |
| 1Ah  | Reset PIC's                       |   |
| 1Bh  | Initialize Video Adapter(s)       |   |
| 1Ch  | Initialize Video (6845Regs)       |   |
| 1Dh  | Initialize Color Adapter          |   |
| 1Eh  | Initialize Monochrome Adapter     |   |
| 1Fh  | Test 8237A Page Registers         |   |

| Code | POST Routine Description       |
|------|--------------------------------|
| 20h  | Test Keyboard                  |
| 21h  | Test Keyboard Controller       |
| 22h  | Check if CMOS RAM valid        |
| 23h  | Test Battery Fail & CMOS X-SUM |
| 24h  | Test the DMA Controller        |
| 25h  | Initialize 8237A Controller    |
| 26h  | Initialize Int Vectors         |
| 27h  | RAM Quick Sizing               |
| 28h  | Protected Mode Entered Safely  |
| 29h  | RAM Test Completed             |
| 2Ah  | Protected Mode Exit Successful |
| 2Bh  | Setup Shadow                   |
| 2Ch  | Going to Initialize Video      |
| 2Dh  | Search for Monochrome Adapter  |
| 2Eh  | Search for Color Adapter       |
| 2Fh  | Sign on Messages Displayed     |

### 7.3 Error Codes-2

Following is a list of error codes in sequent display on the MINI PCI debug board.

| Code | POST Routine Description            |  |
|------|-------------------------------------|--|
| 30h  | Special Init of Keyboard Controller |  |
| 31h  | Test if Keyboard Present            |  |
| 32h  | Test Keyboard Interrupt             |  |
| 33h  | Test Keyboard Command Byte          |  |
| 34h  | Test, Blank and Count all RAM       |  |
| 35h  | Protected Mode Entered Safely(2)    |  |
| 36h  | RAM Test Complete                   |  |
| 37h  | Protected Mode Exit Successful      |  |
| 38h  | Update Output Port                  |  |
| 39h  | Setup Cache Controller              |  |
| 3Ah  | Test if 18.2Hz Periodic Working     |  |
| 3Bh  | Test for RTC ticking                |  |
| 3Ch  | Initialize the Hardware Vectors     |  |
| 3Dh  | Search and Init the Mouse           |  |
| 3Eh  | Update NUMLOCK status               |  |
| 3Fh  | Special Init of COMM and LPT Ports  |  |

| Code | POST Routine Description         |  |
|------|----------------------------------|--|
| 40h  | Configure the COMM and LPT ports |  |
| 41h  | Initialize the Floppies          |  |
| 42h  | Initialize the Hard Disk         |  |
| 43h  | Initialize Option ROMs           |  |
| 44h  | OEM's Init of Power Management   |  |
| 45h  | Update NUMLOCK Status            |  |
| 46h  | Test for Coprocessor Installed   |  |
| 47h  | OEM functions before Boot        |  |
| 48h  | Dispatch to Operate System Boot  |  |
| 49h  | Jump into Bootstrap Code         |  |

## 8. Trouble Shooting

- **8.1** No Power(\*1)
- 8.2 No Display(\*2)
- 8.3 VGA Controller Test Error LCD No Display
- 8.4 External Monitor No Display
- 8.5 Memory Test Error
- 8.6 Keyboard (K/B) Touch-Pad (T/P) Test Error
- 8.7 Hard Drive Test Error
- 8.8 CD-ROM Drive Test Error
- 8.9 USB Port Test Error
- 8.10 Audio Test Error
- 8.11 LAN Test Error
- 8.12 PC Card Socket Test Error

### \*1: No Power Definition

Base on ACPI Spec. We define the no power as while we press the power button, the system can't leave S5 status or none the PG signal send out from power supply.

Judge condition:

- Check whether there are any voltage feedback control to turn off the power.
- ➢ Check whether no CPU power will cause system can't leave S5 status.

If there are not any diagram match these condition, we should stop analyzing the schematic in power supply sending out the PG signal. If yes, we should add the effected analysis into no power chapter.

## \*2: No Display Definition

Base on the digital IC three basic working conditions: working power, reset, Clock. We define the no display as while system leave S5 status but can't get into S0 status.

Judge condition:

- Check which power will cause no display.
- Check which reset signal will cause no display.
- Check which Clock signal will cause no display

Base on these three conditions to analyze the schematic and edit the no display chapter.

## Keyword:

- ➢ S5: Soft Off
- S0: Working

For detail please refer the ACPI specification

### 8.1 No Power-1

When the power button is pressed, nothing happens, no fan activity is heard and power indicator is not light up.



### **8.1 No Power-2**

When the power button is pressed, nothing happens, no fan activity is heard and power indicator is not light up.

Main Voltage Map



### 8.1 No Power-3

When the power button is pressed, nothing happens, no fan activity is heard and power indicator is not light up.

Main Voltage Map



### NOTE :

P25 : Page 25 on M/B Board circuit diagram.

#### 8.1 No Power-4

When the power button is pressed, nothing happens, no fan activity is heard and power indicator is not light up.



#### 8.1 No Power-5

When the power button is pressed, nothing happens, no fan activity is heard and power indicator is not light up.



#### 8.1 No Power-6

When the power button is pressed, nothing happens, no fan activity is heard and power indicator is not light up.

Discharge



#### 8.1 No Power-7

When the power button is pressed, nothing happens, no fan activity is heard and power indicator is not light up.

**Power Controller** 



### 8.2 No Display-1

There is no display on both LCD and VGA monitor after power on although the LCD and monitor is known-good.



### 8.2 No Display-2

\*\*\*\*\*\* System Clock Check \*\*\*\*\*\*



### 8.2 No Display-3

\*\*\*\*\*\* Power Good & Reset Circuit Check \*\*\*\*\*\*



### 8.3 VGA Controller Test Error LCD No Display-1

There is no display or picture abnormal on LCD although power-on-self-test is passed.



#### 8.3 VGA Controller Test Error LCD No Display-2

There is no display or picture abnormal on LCD although power-on-self-test is passed.



### **8.4 External Monitor No Display-1**

There is no display or picture abnormal on CRT monitor, but it is OK for LCD.



#### **8.4 External Monitor No Display-2**

There is no display or picture abnormal on CRT monitor, but it is OK for LCD.



### 8.5 Memory Test Error-1

Extend DDRAM is failure or system hangs up.



### 8.5 Memory Test Error-2

Extend DDRAM is failure or system hangs up.



### 8.6 Keyboard (K/B) Touch-Pad (T/P) Test Error-1

Error message of keyboard or touch-pad failure is shown or any key does not work.



#### 8.6 Keyboard (K/B) Touch-Pad (T/P) Test Error-2

Error message of keyboard or touch-pad failure is shown or any key does not work.



#### 8.7 Hard Disk Drive Test Error-1

Either an error message is shown, or the drive motor spins non-stop, while reading data from or writing data to hard disk.



#### 8.7 Hard Disk Drive Test Error-2

Either an error message is shown, or the drive motor spins non-stop, while reading data from or writing data to hard disk.



#### 8.8 CD-ROM Drive Test Error-1

An error message is shown when reading data from CD-ROM drive.



#### **8.8 CD-ROM Drive Test Error-2**

An error message is shown when reading data from CD-ROM drive.



#### 8.9 USB Test Error-1

An error occurs when a USB I/O device is installed.



#### 8.9 USB Test Error-2

An error occurs when a USB I/O device is installed.



#### 8.10 Audio Test Error-1

No sound from speaker after audio driver is installed.



#### 8.10 Audio Test Error-2 (Audio In)

No sound from speaker after audio driver is installed.



#### 8.10 Audio Test Error-3 (Audio Out)

No sound from speaker after audio driver is installed.



### 8.11 LAN Test Error-1

An error occurs when a LAN device is installed.



#### 8.11 LAN Test Error-2

An error occurs when a LAN device is installed.



### 8.12 PC Card Socket Test Error-1

An error occurs when a PC card device is installed.



#### 8.12 PC Card Socket Test Error-2

An error occurs when a PC card device is installed.



### **Reference Material**

| •••• | Intel Pentium-M Processor                  | Intel, INC             |
|------|--------------------------------------------|------------------------|
| ***  | Intel 915PM North Bridge Data Sheet        | Intel, INC             |
| ***  | Intel ICH6 South Bridge Data Sheet         | Intel, INC             |
| •••• | System Explode View                        | Technology.Corp./MiTAC |
| **   | 8050QMA Hardware Engineering Specification | Technology.Corp./MiTAC |

### **SERVICE MANUAL FOR <b><u>8050QMA</u>**

Sponsoring Editor : Jesse Jan

Author : ZX.Xiao

Assistant Editor : Ping Xie

Publisher : MiTAC International Corp.

Address : 1, R&D Road 2, Hsinchu Science-Based Industrial, Hsinchu, Taiwan, R.O.C.

Tel: 886-3-5779250

Fax: 886-3-5781245

First Edition : Jun. 2005

E-mail: Willy.Chen @ mic.com.tw

Web : http://www.mitac.com

http://www.mitacservice.com